EasyManua.ls Logo

LG P7200 - Page 43

LG P7200
157 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
3. TECHNICAL BRIEF
- 44 -
CPU INTERFACE
CPU interface is an 8-bit parallel.
4 control signal(/wr,/rd,/cs,A0 pin), 8 data bit(D0 to D7), and 1 interrupt pin(/IRQ), totaling 13 pins are
connected to the external CPU. This block controls the writing and reading of data by the input polarity of
control signal
INTERFACE REGISTER
This registeris able to access directly ffrom the external CPU. There are 2 bytes spaces. The Intermediate
register can be accessed through the interface register.
INTERMEDIATE REGISTER
This register is accessed through the Interface register.
It is composed to access a latter control register and ROM/SRAM through Intermediate register. This
register is called “Intermediate register” since this exists in the middle of the interface register and the
Control register. In the Intermediate register, there are some registers to control various functions.
Close to SPEAKER
64POLY MIDI
0.1u
C227
1000pC212
3V0_VOD
C206
0.022u
470p
C210
3.3
R213
SPOUT2L
B8
SPOUT2R
H8
A6
SPVDDL
SPVDDR
J6
SPVSSL
A7
H7
SPVSSR1
SPVSSR2
J7
TXOUT
E8
F7
VREF
H3
_CS
D4
_IRQ
_RD
H4
B4
_RST
J2
_WR
D8
HPVSS
H1
IOVDD1
IOVDD2
B3
LDE1_GPIO4
C2
C3
LED0
B1
LED2_GPIO5
LRCK
D3
MTR
B2
A1
NC1
NC2
A8
NC3
J1
PLLC
H5
C6
RXIN
D1
SDI
SPOUT1L
B7
J8
SPOUT1R
B5
EQ1L
EQ1R
J5
EQ2L
A4
G6
EQ2R
A5
EQ3L
EQ3R
H6
EXC
G7
EXTIN
B6
D7
EXTOUT
GPIO0
D6
GPIO1
C5
C1
GPIO2
C4
GPIO3
HPC
F6
HPOUTL
C8
HPOUTR
C7
BLCK
D2
G5
CLKI
D0
H2
G3
D1
D2
G2
F3
D3
D4
G1
F2
D5
D6
E3
E2
D7
J4
DVDD1
A2
DVDD2
DVDD3
F1
DVSS1
J3
A3
DVSS2
E1
DVSS3
YMU787
U201
A0
G4
G8
AVDD
AVSS
F8
BBL
E6
E7
BBR
0.1u
R210
33K
C226
MIDI_IRQ
R211
3.3K
47p
1V8_VOD
C216
L204 27nH
0
R222
VA306
EVL5M02200
3V0_VOD
R203
68K
0.1u
C232
1u
C229
R207
0
L_SPK_N
C233
R218
0.1u
3.3
L_SPK_P
A1
NO1
C4
NO2
A4
V+
B4
MAX4684EBC_T
U202
COM1
C3
COM2
A3
GND
B1
IN1
C2
IN2
A2
NC1
C1
NC2
120p
C201
47p
C218
0C222
0.1u
C224
68K
R204
30KR208
0.1uC204
VA309
EVL5M02200
VA307
EVL5M02200
100K
R223
R205 30K
C207 0.022u
NAR220
C230
1u
C234
1u
120p
C202
27nHL202
22u
27nHL206
C228
L200 27nH
C219
47p
R201
68K
1u
C225
VA308
EVL5M02200
R_SPK_P
R202
68K
C217
47p
0.1u
33K
C223
R209
C215
470p
0C221
R221 NA
C231
1u
1u
VBAT
C235
C203 0.1u
1000p
R_SPK_N
C205
MIDI_ABB_R
MIDI_ABB_L
L_SPK_N
R_SPK_P
R_SPK_N
SPK_P_SM
13MHZ
HEADSET_PATH_SEL
L_SPK_P
DATA09
DATA08
_WR
_MIDI_RST
_RD
_MIDI_CS
ADD00
_MIDI_IRQ
MIDI_HP_L
AUX_SPK_R
AUX_SPK_L
AUX_OUT_R
AUX_OUT_L
MIDI_HP_R
MIDI_HP_R
MIDI_HP_L
I2S_SDO
I2S_WS
I2S_SCK
DATA15
DATA14
DATA13
DATA12
DATA11
DATA10
Figure 3-24. YMU787 CIRCUIT DIAGRAM

Other manuals for LG P7200

Related product manuals