EasyManua.ls Logo

NXP Semiconductors PXN2020 - Page 1127

NXP Semiconductors PXN2020
1376 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Analog-to-Digital Converter (ADC)
PXN20 Microcontroller Reference Manual, Rev. 1
Freescale Semiconductor 34-47
In both cases, the delay between the positive edge of ctu_trigger signal and the starting of conversion is
fixed. In the first case, the AD_clock is stretched during the low phase in order to guarantee that constraint.
Figure 34-43. CTU Control Mode Interface Timings (Case 1)
Figure 34-44. CTU Control Mode Interface Timings (Case 2)
ipg_clk
ctu_trigger
ctu_numchannel<5:0>
ctu_nextcmd
ctu_push
ctu_dataout<9:0>
AD_clk
t
conv
ipg_clk
ctu_trigger
ctu_numchannel<5:0>
ctu_nextcmd
ctu_push
ctu_dataout<9:0>
AD_clk
t
conv

Table of Contents

Related product manuals