EasyManua.ls Logo

Panasonic TH-103PF9EK - HDD-Board Block Diagram

Panasonic TH-103PF9EK
121 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
13.15. HDD-Board Block Diagram
RX0+
RX2-
RX2+
RX1-
RX1+
RX0-
119
64
41
60
76
11
81
9
86
78
47
61
93
75
104
51
71
80
54
63
99
3
35
32
83
53
58
70
40
72
19
21
39
17
40
16
56
121
57
36
98
47
5
2
JK3001
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
11
+5V
46
8
65
120
49
55
22
14
54
27
33
62
43
77
20
44
74 69
79
52
53
44
38
124
15
86
52
3
85
STB+5V
30
51
JK3501
34
123
48
99
94
+3.3V
+9V
106
66
20
14
59
10
41
122
37
LAN15V
73
60
48
56
31
63
74
13
97
1
42
50
12
46
25
4
37
90
45
77
55
24
126
10
23
75
30
27
34
92
59
96
26
127
91
128
B14
STB+5V
8
B11
LEVEL SHIFT
1
7
EVEN_G0-G7
A9
DVI_SDA
C_SDA
ODD_B5
TXEC5
EVEN_G6
TX2+
15
TX9+
B8
TX9+
5
TCLKOUT-
WP
H1
TX3+
TXEB0
TXOC3
TXEE+
3
14
SCL_EQ
LEVEL SHIFT
TXEC3
TXED1
TXC-
EVEN_B0-B7
B1
EEPROM
TX5-
B24
A13
TX0+
PWDDNB
Q3511
TXEC1
TXEC6
SLOT SCL
IC3103
8
TXOA-
ODD_R7
TXEA6
1
7
IC3901
LAN+15V
INTERFACE
-
EVEN_B1
TMDS_RX2+
LVDS_PD
ODCK
2
B2
TX1+
B6
MODE0
TXEA+
DVI_SDA
-
3
TXEC2
STB+5V
(3.3V <-> 5V)
EVEN_G1
SDA_EQ
TMDS_RX1-
6
ODD_R2
TX3-
DATA RECOVERY
PRESET
11
TXOC0
TX2-
TX7+
TX5+
TXEB6
SLOT9V
TXEC+
TX5+
B2
A14
TXOC+
ODD_R3
8
7
STB5V
EVEN_B3
SCL
TX7-
TX8-
C_SCL
ODD_R0
TX4-
SDA1
TX6+
TXED4
A2
TXEE-
TX4-
TXOE-
ODD_R4
VCC
TX0-
TX8-
IIC BUS REPEATER
TX6-
EVEN_B4
LVDS_PD
6
DVI_SDA
ODD_R1
A22
ODD_G7
8
TX1-
TX0-
TMDS_RX1+
LAN+15V
+
STB 5V
B15
TXC-
DVI_SCL
SCDT
EVEN_G3
ODD_R6
IC3902
DVI_SCL
SLOT5V
TXOD1
PRESET
SDA
16
TXOE+
SLOT5V
DE
(3.3V <-> 5V)
TX8+
TXOD5
+5V
DVI_SDA
VSYNC
ODD_R5
SLOT3.3V
ODD_G6
LATCH
SLOT_SCL
A2
TMDS
Q3501
4
3
TX2+
A17
A12
TX9-
TXOD4
IC3201
B25
6
HSYNC
SLOT_SDA
EEPROM
VCC
SCL
TXEC4
TXC+
EVEN_G4
TXOB+
EVEN_B7
TX0+
/OE2
TXEB5
5
A19
IC3001
+
B23
SYNCHRONIZATION
TX5-
SRQ
6
TXOD3
TXEA5
FHD:H
-
C_SCL
SDA
TXC+
TMDS_RX0+
A26
TMDS_RXC-
A4
VCC
EVEN_B0
VSYNC
5
LEVEL SHIFT
6
TX3+
B12
A8
Q3100,Q3101
TXOD-
EVEN_G7
P2
5
DECODER
VSYNC
DE
VCC
B9
TX4+
B17
ODD_G2
TX4-
TXEA4
TX2-
DE
DVI RECEIVER/HDCP
RESRVD
B39
AND
IC3105
2
EVEN_B2
TXEC0
TXEC-
(3.3V <-> 5V)
SYNC_DET
B21
ODD_G5
IC3102
-
EVEN_B6
VCC
TXOB5
PANEL
SDA1
FHD/SD,HD
ODD_G1
ODCK
SRQ
TXOD+
PLUGDET
AUDIO IN L
ODD_R0-R7
TX8+
7
6
IC3101
TX6-
TX7-
SLOT3.3V
EVEN_G2
ODD_G4
SCL_HDCP
AUDIO_R
SLOT_SCL
9
8
+3.3V
7
TXEA0
DVI_SCL
B3
EVEN_B1
7
TXOC-
EVEN_B5
7
ODD_B7
A7
B2
ODD_G3
L
TMDS_RX0-
B19
TO DS12
TX5+
EVEN_B5
TXOB0
TX7+
SDA_HDCP
A28
B1 FHD:H
TXED0
TX4+
TXOB-
R
AUDIO_L
TX3+
A21
TXC-
ODD_B2
EVEN_B6
A1
TX6+
WP(CONFIG)
B5
TXED2
ODD_G0
TX7+
BUFFER
+3.3V
EVEN_B2
5
LATCH
TX6+
TX1-
WP
ODD_B3
HSYNC
TXOA+
TX9+
ODD_G0-G7
EVEN_B0
TX5-
TX9-
AUDIO_L
6
TX8-
AUDIO IN R
TX7-
A23
TX6-
TXED-
LATCH
EVEN_B3
SCL0
ODD_B0
DVI-D IN
5
2
TX1-
TXOA5
TMDS_RXC+
SCL1
TXED3
TX0-
TX1+
TXEA-
SLOT SDA
A10
TX2+
A40
+
SDA0
ODD_B4
EVEN_B4
TXEB+
TXED+
DVI-D AUDIO IN
TXOA0
A1
TXC+
TX0+
EVEN_G5
SCL
P6
H0
TXOD2
LVDS TX
DVI_SCL
TXOB6
ODD_B0-B7
TX9-
SLOT9V
3
AUDIO_R
EVEN_B7
ODCK
TX8+
ODD_B1
+5V
DDC+5V
TXEB-
B40
SDA
TXED5
2
TX3-
IC3906
A2
TX4+
WP(EDID)
TX3-
P3
PLL
TMDS_RX2-
TX2-
A3
A15
TXOB5
TXOD0
TCLKIN
C_SDA
SCL1
EVEN_R0-R7
+
EVEN_G0
+5V
TCLKOUT+
ODD_B6
SLOT_SDA
HSYNC
TX1+
A5
8
(Exchange board only)
HDD
!
<TNPA4052>
DVI-D IN
TH-103PF9UK/EK
HDD-Board Block Diagram
TH-103PF9UK/EK
HDD-Board Block Diagram
TH-103PF9UK / TH-103PF9EK
91

Table of Contents

Other manuals for Panasonic TH-103PF9EK

Related product manuals