EasyManua.ls Logo

Sanyo PLC-XF47 - Page 138

Sanyo PLC-XF47
220 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
- 138 -
Electrical Adjustments
Pin No. Name Function Name Function Polarity I/O
146 WAIT unused Hardware Wait I
147 RESETM RESETM Manual Reset Demand I
148 ADTRG / PTH[5] unused Analog Trigger / Input Port H I
149 IOIS16 / PTG[7] unused IOIS16(PCMCIA) / Input Port G I
150 ASEMD0 ASSEMD0[ICE] ASE Mode I
151 PTG[5] / ASERKAK ASEBRKAK [ICE] ASE Break Acknowlege O
152 PTG[4} unused Input Port G I
153 PCC0BVD2 / PTG[3] / AUDATA[3] AUDATA[3] AUDATA[3] O
154 PCC0BVD1 / PTG[2] / AUDATA[2] AUDATA[2] AUDATA[2] O
155 Vss GND
156 PCC0BCD2 / PTG[1] / AUDATA[1] AUDATA[1] AUDATA[1] O
157 Vcc 1.9V
158 PCC0BCD1 / PTG[0] / AUDATA[0] AUDATA[1] AUDATA[0] O
159 VssQ GND
160 PTF[7] / PINT[15] / TRST TRST Test Reset I
161 VccQ 3.3V
162 PTF[6] / PINT[14] / TRST TMS Test Mode Switch I
163 PTF[5] / PINT[13] / TDI TDI Test Data Input I
164 PTF[4] / PINT[12] / TCK TCK Test Clock I
165 PTF[3] / PINT[11] unused Input Port F / Port Interrupt / Resarvation I / I / O
166 PCCREG / PTF[2] / RESARVATION unused PCC REG / Input Port F / Resarvation O / I / O
167 PCCVS1 / PTF[1] / RESARVATION unused PCC VS1 / Input Port F / Resarvation I / I / O
168 PCCVS2 / PTF[0] / RESARVATION
MOTHER_FPGA_NSTATUS
Error Detect I
169 MD0 MD0 Setting Clock Mode Always : L O / I / O
170 Vcc_PLL1 1.9V Power PLL1
171 CAP1 CAP1 PLL1 External Capacity Terminal
172 Vss_PLL1 GND
173 Vss_PLL2 GND
174 CAP2 CAP2 PLL2 External Capacity Terminal
175 Vcc_PLL2 1.9V Power PLL1
176 PCC0WAIT / PTH[6] / AUDCK AUDCK AUD Clock I
177 Vss GND
178 Vcc 1.9V
179 XTAL unused Clock Oscilator O
180 EXTAL EXTAL External Clock / Crystal Oscilator [33.33333MHz] I
181 LCD15 / PTM[3] / PINT[10]
MOTHER_FPGA_DONE
AUD Clock / Conguration Process End Signal I
182 LCD14 / PTM[2] / PINT[9]
SH_CHK_DPRAM
PW_INT Clear Monitor (Input) "L" : Non Clear I
183 LCD13 / PTM[1] / PINT[8] NIOS_FPGA_NSTATUS
Error Detect I
184 LCD12 / PTM[0] NIOS_FPGA_DONE
Normary Ends Detect I
185 STATUS0 / PTJ[6] READY_LED Ready LED Output "H" : ON O
186 STATUS1 / PTJ[7] IC_RESET_CPU IC Power Conyrol O
187 CL2 SH_FLASH_WP Flash Write Protect O
188 VssQ GND
189 CKIO CKIO System Clock Input / Output I / O
190 VccQ 3.3V
191 TxD0 / SCPT[0] SH_LB_UART Send Data (Network) 19200bps / 9600bps O
192 SCK0 / SCPT[1] unused Serial Clock 0 / SCI IO Port IO / IO
193 TxD_SIO / SCPT[2] unused SIOF Send Data / SCI Output Port O / O
194 SIOMCLK / SCPT[3] unused SIOF Clock Input / SCI IO Port I / IO
195 TxD2 / SCPT[4] SH_EX_UART Send Data ( External) 19200bps / 9600bps O
196 SCK_SIO / SCPT[5] unused SIOFClock / SCI IO Port IO / IO
197 SIOFSYNC / SCPT[6] unused SIOF Flame Sync / SCI Output Port IO / IO
198 RxD0 / SCPT[0] LB_SH_UART Receive Data (Network) 19200bps / 9600bps I
199 RxD_SIO / SCPT[2] unused SIOF Receive Data / SCI INput Port I / I
200 Vss GND
201 RxD2 / SCPT[4] EX_SH_UART Receive Data (external) 19200bps / 9600bps I
202 Vcc 1.9V
203 SCPT[7] / CTS2 / IRQ5 unused I / I / I
204 LCD11 / PTC[7] / PINT[3] SH_SDA_Slot4 IIC Bus (Slot4) "L" : Active IO
205 LCD10 / PTC[6] / PINT[2] SH_SCL_Slot4 IIC Bus (Slot4) "L" : Active IO
206 LCD9 / PTC[5] / PINT[1] SH_SDA_Slot3 IIC Bus (Slot3) "L" : Active IO
207 VssQ GND
208 LCD8 / PTC[4] / PINT[0] SH_SCL_Slot3 IIC Bus (Slot3) "L" : Active IO
209 VccQ 3.3V
210 LCD7 / PTD[3] SH_SDA_3V IIC Bus "L" : Active IO
211 LCD6 / PTD[2] SH_SCL_3V IIC Bus "L" : Active IO
212 LCD5 / PTC[3] SH_SDA_Slot2 IIC Bus (Slot2) "L" : Active IO
213 LCD4 / PTC[2] SH_SCL_Slot2 IIC Bus (Slot2) "L" : Active IO
214 LCD3 / PTC[1] SH_SDA_Slot1 IIC Bus (Slot1) "L" : Active IO
215 LCD2 / PTC[0] SH_SCL_Slot2 IIC Bus (Slot2) "L" : Active IO
216 LCD1 / PTD[1] SH_SDA_S3V IIC Bus (Slot2) "L" : Active IO
217 LCD0 / PTD[0] SH_SCL_Slot2 IIC Bus (Slot2) "L" : Active IO
218 DREQ0 / PTD[4] PW_SH_0 PW --> SH Input signal I
219 LCK / UCLK PTD[6] UCLK USB Clock (48MHz) I

Other manuals for Sanyo PLC-XF47

Related product manuals