EasyManua.ls Logo

ASROCK Z690 PG Riptide - Page 75

ASROCK Z690 PG Riptide
113 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
English
68
RAS# to CAS# Delay and Row Precharge (tRCDtRP)
RAS# to CAS# Delay : e number of clock cycles required between the opening of a row
of memory and accessing columns within it.
Row Precharge: e number of clock cycles required between the issuing of the precharge
command and opening the next row.
RAS# Active Time (tRAS)
e number of clock cycles required between a bank active command and issuing the
precharge command.
Command Rate (CR)
e delay between when a memory chip is selected and when the rst active command can
be issued.
Secondary Timing
Write Recovery Time (tWR)
e amount of delay that must elapse aer the completion of a valid write operation,
before an active bank can be precharged.
Refresh Cycle Time (tRFC)
e number of clocks from a Refresh command until the rst Activate command to
the same rank.
RAS to RAS Delay (tRRD_L)
e number of clocks between two rows activated in dierent banks of the same
rank.
RAS to RAS Delay (tRRD_S)
e number of clocks between two rows activated in dierent banks of the same
rank.
Read to Precharge (tRTP)
e number of clocks that are inserted between a read command to a row pre-
charge command to the same rank.
Four Activate Window (tFAW)
e time window in which four activates are allowed the same rank.
CAS Write Latency (tCWL)
Congure CAS Write Latency.

Other manuals for ASROCK Z690 PG Riptide

Related product manuals