EasyManua.ls Logo

Texas Instruments TMS320C67X - Page 67

Texas Instruments TMS320C67X
465 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Instruction Syntax and Opcode Notations
3-7Instruction SetSPRU733
3.2 Instruction Syntax and Opcode Notations
Table 32 explains the syntaxes and opcode fields used in the instruction
descriptions.
The C64x CPU 32-bit opcodes are mapped in Appendix C through Appendix G.
Table 32. Instruction Syntax and Opcode Notations
Symbol Meaning
baseR base address register
CC
creg 3-bit field specifying a conditional register, see section 3.6
cst constant
csta constant a
cstb constant b
cstn n-bit constant field
dst destination
dstms
dw doubleword; 0 = word, 1 = doubleword
ii
n
bit n of the constant ii
ld/st load or store; 0 = store, 1 = load
mode addressing mode, see section 3.8
offsetR register offset
op opfield; field within opcode that specifies a unique instruction
op
n
bit n of the opfield
p parallel execution; 0 = next instruction is not executed in parallel, 1 = next instruction is
executed in parallel
r LDDW instruction
rsv reserved
s side A or B for destination; 0 = side A, 1 = side B.
sc scaling mode; 0 = nonscaled, offsetR/ucst5 is not shifted; 1 = scaled, offsetR/ucst5 is shifted
scstn
n-bit signed constant field

Related product manuals