LPWA Module Series
BG950A-GL&BG951A-GL_Hardware_Design
45
/ 84
Table 15: Pin Definition of CLI UART Interface
Table 16: Pin Definition of Debug UART Interface
Table 17: Pin Definition of CLI/GNSS UART Interface
AT+IPR can be used to set the baud rate of the main UART interface, and AT+IFC can be used to set the
hardware flow control (the function is disabled by default). See document [3] for more details about these
AT commands.
The module provides 1.8 V UART interfaces. A voltage-level translator should be used if your
application is equipped with a 3.3 V UART interface. It is recommended to use a level-shifting chip
without internal pull-up. The voltage-level translator TXB0108PWR provided by Texas Instruments is
recommended.
The following figure shows a reference design of the main UART interface:
1.8 V power domain
If these pins are unused, keep
them open.
1.8 V power domain
If these pins are unused, keep
them open.
1.8 V power domain
If these pins are unused, keep
them open.