EasyManua.ls Logo

Texas Instruments M-LVDS - Parallel Terminated Point-To-Point Parallel Simplex Typical Eye Pattern Data; Two-Node Multipoint Typical Eye Pattern Data

Texas Instruments M-LVDS
32 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Test Results
2-6
Test Setup
signal on TP1, R2 is shorted. Type-2 behavior is again observed on the
SN65MLVD207 receiver output.
Trace three shows the differential voltage on the bus. Note that the bus volt-
ages are nominal M-LVDS levels of 1.1 V
PP
due to the lower load seen by the
current driver.
Figure 25. Parallel Terminated Point-to-Point Parallel Simplex Typical Eye Pattern Data
Driver
Input
Receiver
Output
Differential
Bus
Voltage
Figure 26 represents the two-node multipoint transmission eye patterns
where trace 1 is the input signal applied to J2, and traces 2 and 3 are the output
signals seen at TP1 and TP3 respectively with R2 and R13 shorted. The offset
zero-crossing shows the difference between Type2 (Receiver #1 Output) and
Type1 (Receiver #2 Output).
Figure 26. Two-Node Multipoint Typical Eye Pattern Data
Driver
Input
Receiver #1
Output
Receiver #2
Output

Related product manuals