GTYP Transceivers
[Figure 1, callout 1]
The Versal device (U1) bank 205 and bank 206 GTYP transceivers are wired to the
FMCP connector (J51). See schematic pages 9 and 30 for details.
The GTY/GTYP transceivers in the Versal architecture are power-efficient
transceivers, supporting line rates from 1.25 Gbps to 32.75 Gbps. The GTY/GTYP
transceivers are highly configurable and tightly integrated with the programmable
logic resources of the Versal architecture. For more information, see the Versal
Adaptive SoC GTY and GTYP Transceivers Architecture Manual (AM002).
GTYP102/103/104/105: PCI Express Card Edge Connectivity
For additional information about the Versal device PCIe functionality, see the Versal
Adaptive SoC CPM Mode for PCI Express Product Guide (PG346) and Versal
Adaptive SoC CPM DMA and Bridge Mode for PCI Express Product Guide (PG347).
Additional information about the PCI Express standard is available on the PCI-SIG
website. See the Versal Architecture and Product Data Sheet: Overview (DS950) for
more information about this feature.
See schematic pages 7 and 40, as well as the VEK280 Evaluation Board website for
more details on connectivity. See schematic page 49 for details on the clocking
configuration.
GTYP200/201: FPGA Mezzanine Card Interface
[Figure 1, callout 20]
Warning: The VEK280 board can only be used with FMC cards that can support
1.5V. The VEK280 board exposes FMC add-on cards requiring lower than 1.5V
levels to this higher voltage. See LPD MIO[23]: VADJ_FMC Power Rail.
The detailed Versal device connections for the feature described in this section are
documented in the VEK280 board XDC file, referenced in Xilinx Design Constraints.
FMC+ Connector Type
The Samtec SEAF series 1.27 mm (0.050 in) pitch mates with the SEAM series
connector. For more information about the SEAF series connectors, see the Samtec,
Inc. website. The 560-pin FMC+ connector defined by the FMC specification (see
VITA 57.4 FMCP Connector Pinouts) provides connectivity for up to: