EasyManuals Logo
Home>Xilinx>Motherboard>VC707

Xilinx VC707 Manual

Xilinx VC707
82 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #5 background imageLoading...
Page #5 background image
VC707 BIST Design Description
Block Design IP
Processor and Subsystems: MicroBlaze, MicroBlaze Debug Module (MDM),
Local Memory Bus, LMB BRAM Controller, Block Memory Generator, Proc Sys
Reset, AXI Interrupt Controller
AXI Bus: AXI Interconnect, AXI Timer
Memory: AXI BRAM Controller, MIG 7 Series, AXI DMA
Peripherals: AXI USB2, AXI Ethernet, AXI EMC, AXI IIC, AXI GPIO, AXI UART
16550, XADC Wizard
Other IP: Constant, Concat, gte2_top
Vivado Design Suite Tcl Command Reference Guide (UG835)
Designing IP Subsystems Using IP Integrator (UG994)
Note: Presentation applies to the VC707

Table of Contents

Other manuals for Xilinx VC707

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Xilinx VC707 and is the answer not in the manual?

Xilinx VC707 Specifications

General IconGeneral
BrandXilinx
ModelVC707
CategoryMotherboard
LanguageEnglish

Related product manuals