2-8 MAC 5500 resting ECG analysis system Revision E
2020299-020
Equipment Overview: Theory of Operation
External Bus Interface (EBI)
- Supports SDRAM, Static Memory, Burst Flash, Glueless Connection
to CompactFlash®, SmartMedia
and NAND Flash
System Peripherals for Enhanced Performance:
- Enhanced Clock Generator and Power Manag
ement Controller
- Two On-chip Oscillators with Two PLLs
- Very Slow Clock Operating Mode and Software Power Optimization
Capabilit
ies
- Four Programmable External Clock Signals
- System Timer Including Periodic Interrupt, Watchdog and Second
Counter
- Real-time Clock with Alarm Interrupt
- Debug Unit, Two-wire UART and Support for Debug Communication
Chan
nel
-
Advanced Interrupt Controller with 8-level Priority, Individually
Maskable Vectored
Interrupt Sources, Spurious Interrupt Protected
- Seven External Interrupt Sources and
One Fast Interrupt Source
- Four 32-bit PIO Controllers with Up to 122 Programmable I/O
Lines, Inpu
t Change Interrupt and Open-drain Capability on Each Line
- 20-channel Peripheral Data Controller (DMA)
Multimedia Card Interface (MCI)
- Automatic Protocol Control and Fast Automatic Data Transfers
- MMC and SD Memory Card-compliant, Supports Up to Two SD
Memory Cards
Three Synchronous Serial Controllers (SSC)
- Independent Clock and Frame Sync Signals for Each Receiver
and
Transmitter
- I 2 S Analog Interface Support, Time Division Multiplex Support
-
High-speed Continuous Data Stream Capabilities with 32-bit Data
Tr
ansfer
Four Universal Synchronous/Asynchronous Receiver/Transmitters
(USART)
- Support for ISO7816 T0/T1 Smart Card
- Hardware and Software Handshaking
- RS485 Support, IrDA Up To 115 Kbps
- Full Modem Control Lines on USART1
Master/Slave Serial Peripheral Interface (SPI)
- 8- to 16-bit Programmable Data Length, 4 External Peripheral Chip
Selects
Two 3-channel, 16-bit Timer/Counters (TC)
- Three External Clock Inputs, Two Multi-purpose I/O Pins per Channel
- Double PWM Generation, Capture/Waveform Mode, Up/Down
Capabilit
y