EasyManua.ls Logo

JBL MS-8 - Page 45

JBL MS-8
110 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
AUREUS TMS320DA610, TMS320DA601
FLOATING-POINT DIGITAL SIGNAL PROCESSORS
POST OFFICE BOX 1443 HOUSTON, TEXAS 77251−1443
D Aureus High-Performance 32-/64-Bit
Audio Digital Signal Processors (DSPs)
D DA610-250 MHz, 2000 MIPS/1500 MFLOPS
D DA601-225 MHz, 1800 MIPS/1350 MFLOPS
D Single DSP Solutions for Multichannel
Audio Applications: A/V and DVD
Receivers, Multi-Zone Receivers, High
Speed Encoder, Simultaneous
Encode/Decode, Surround Headphone,
Speaker Virtualization, Room Correction
D DA601 and DA610 Compatibility Provides a
Scalable Audio Solution Based on a Single
DSP Instruction Set Architecture
D Certified Algorithms:
− Dolby Digital Decoder, Dolby Digital EX,
Dolby Pro Logic IIx, Dolby Pro Logic II
− DTS 5.1, DTS−ES 6.1, DTS Neo:6,
DTS 96/24
− MPEG−2 AAC
− THX Ultra 2
D Supports Other Algorithms Including:
− MP3 CODEC
− WMA CODEC
− SRS Circle Surround II
− Waves’ MaxxBass Technology
D Highly Optimized C/C++ Compiler
D VelociTI Advanced Very Long Instruction
Word (VLIW) C67x DSP Core
− Native Instruction Set Support for:
− 32-/64-Bit IEEE 754 Floating-Point
− 32/40/64 & Packed-16-Bit Fixed-Point
− Eight Independent Functional Units:
− Two ALUs (Fixed-Point)
− Four ALUs (Floating- and Fixed-Point)
− Two Multipliers (Floating-/Fixed-Point)
− Fast Time to Market with RISC−Like ISA
D Low-Cost, Two-Level Memory System
− 4K-Byte L1P Plus 4K-Byte L1D Cache
− 256K-Byte L2 Cache/RAM (DA610)
− 128K-Byte L2 Cache/RAM (DA601)
− 512K-Byte L2 ROM (DA610/DA601)
D 32-Bit External Memory Interface (EMIF)
Seamlessly Expands Memory Space by
Supporting: SRAM, SDRAM, FLASH,
EPROM, and SBSRAM.
Four External Address Spaces
D 16-Bit Host-Port Interface (HPI) Enables
High-Speed Encode/Decode Applications
D Enhanced Direct-Memory-Access (EDMA)
Controller With 16 Independent Channels
D Two Multichannel Audio Serial Ports
(McASPs)
− Independent Dual Zone Audio on a
Single DSP
− 16 Data Pins (32 Channel Stereo)
− Flexible Clocking
− TDM Streams 2-32 Channels per Pin
− Data Formatting Unit Supports Wide
Variety of I2S and Similar Formats
− Integrated Digital Audio Interface
Transmitter (DIT) With Enhanced
Channel Status/User Data
− Extensive Error Checking and Recovery
D Two Inter-Integrated Circuit Bus (I
2
C Bus)
Multi-Master and Slave Interfaces
D Two Multichannel Buffered Serial Ports
(McBSPs) Supporting:
− Serial-Peripheral-Interface (SPI)
− High-Speed TDM Interface
D Two 32-Bit General-Purpose Timers
D Two General-Purpose Input/Output
Modules
D On-Chip Oscillator and PLL Module
D IEEE-1149.1 (JTAG
)
Boundary-Scan-Compatible
D Package Options:
− 208-Pin PowerPAD PQFP (PYP Suffix)
− 272-Pin Ball Grid Array (GDP Suffix)
D 0.13-µm Copper Metal CMOS Process
D 3.3-V I/Os, 1.2-V Internal
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications o
f
Copyright 2005, Texas Instruments Incorporated
Aureus, VelociTI, C67x, and PowerPAD are trademarks of Texas Instruments.
All trademarks are the property of their respective owners.
IEEE Standard 1149.1-1990 Standard-Test-Access Port and Boundary Scan Architecture.
MS-8
44

Table of Contents

Other manuals for JBL MS-8

Related product manuals