EasyManua.ls Logo

Nvidia Jetson TX2 NX - MIPI CSI Connection Options

Nvidia Jetson TX2 NX
84 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
MIPI CSI Video Input
NVIDIA Jetson TX2 NX DG-10141-001_v1.1 | 49
Figure 8-3. CSI Connection Options
Jetson
Tegra
DS I/CSI
CSI_A_CLK_N
CSI_A_CLK_P
CSI_A_
D0_N
CSI_A_D0_P
CSI_A_
D1_N
CSI_A_D1_P
Camera 0
(2-L ane )
CSI_
B_CLK_N
CSI_
B_CLK_P
CSI_
B_D0_N
CSI_
B_D0_P
CSI_
B_D1_N
CSI_B_D1_P
CSI_F_D0_N
CSI_F_D0
_P
CSI_F_D1_N
CSI_F_D1_P
CSI_E_CLK_N
CSI_E_CLK_P
CSI_E_D0_N
CSI_E_D0_P
CSI_E_D1
_N
CSI_E_D1_P
CSI_0_CLK_N
CSI_0_CLK_P
CSI_0_D0_N
CSI_0_D0_P
CSI_0_D1_N
CSI_0_D1_P
CSI_1_CLK_N
CSI_1_CLK_P
CSI_1_D0_N
CSI_1_D0_P
CSI_1_D1_N
CSI_1_D1_P
CSI_2_CLK_N
CSI_2_CLK_P
CSI_2_D0_N
CSI_2_D0_P
CSI_2_D1_N
CSI_2_D1_P
CSI_3_CLK_N
CSI_3_CLK_P
CSI_3_D0_N
CSI_3_D0_P
CSI_3_D1_N
CSI_3_D1_P
CSI_4_CLK_N
CSI_4_CLK_P
CSI_4_D0_N
CSI_4_D0_P
CSI_4_D1_N
CSI_4_D1_P
CSI_4_D2_N
CSI_4_D2_P
CSI_4_D3_N
CSI_4_D3_P
Camera 2
(2-L ane )
Camera 4
(2-L ane )
Camera 0/1
(4-Lane)
Only CSI 0
Clock Used
10
Camera 2/3
(4-Lane)
Only CSI 2
Clock Used
CSI_D_CLK_N
CSI_D_CLK_P
CSI_D_D0_N
CSI_D_D0_P
CSI_D_D1_N
CSI_D_D1_P
CSI_
C_CLK_N
CSI_
C_CLK_P
CSI_
C_D0_N
CSI_C_D0_P
CSI_C_D1_N
CSI_C_D1_P
Camera 3
(2-L ane )
Camera 4
(4-Lane)
12
4
6
16
18
3
5
15
17
28
30
22
24
34
36
40
42
64
66
27
29
21
23
33
35
52
54
46
48
58
60
9
11
Camera 1
(2-L ane )
Note: Any EMI/ESD devices must be tuned to minimize impact to signal quality and meet the
timing and Vil/Vih requirements at the receiver and maintain signal quality and meet
requirements for the frequencies supported by the design.

Table of Contents

Related product manuals