RL78/G11 UART Reception in STOP Mode Using Middle-speed On-chip Oscillator IAR
R01AN3634EJ0100 Rev.1.00 Page 43 of 85
Feb. 15, 2017
・Timer output mode register 0 (TOM0)
Set master channel mode output mode.
TAU0 Channel 3 Out
ut Mode Settin
・Timer output level register 0 (TOL0)
Set positive logic output.
TAU0 Channel 3 Out
ut Level Control Settin
Symbol: TOL0
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 0 0 0 0 0 0 0 0 0 0 0 TOL
03
TOL
02
TOL
01
0
x x x x x x x x x x x x 0 x x x
Bit 3
TOL
03
Control of channel n timer output level
0 Positive logic output (active-high)
1 Negative logic output (active-low)
Symbol: TOM0
15 14 13 12 11 10 9 8 7 6 5 4 3 2 1 0
0 0 0 0 0 0 0 0 0 0 0 0 TOM
03
TOM
02
TOM
01
0
x x x x x x x x x x x x 0 x x x
Bit 3
TOM
03
Control of channel n timer output mode
0 Master channel output mode
1 Slave channel output mode