EasyManuals Logo

Cypress CY7C68013 User Manual

Cypress CY7C68013
48 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #7 background imageLoading...
Page #7 background image
CY7C68013
Document #: 38-08012 Rev. *A Page 7 of 48
3.2.1 8051 Clock Frequency
FX2 has an on-chip oscillator circuit that uses an external 24-MHz (±100 ppm) crystal with the following characteristics:
Parallel resonant
Fundamental mode
500 µW drive level
2733 pF (5% tolerance) load capacitors.
An on-chip PLL multiplies the 24-MHz oscillator up to 480 MHz, as required by the transceiver/PHY, and internal counters divide
it down for use as the 8051 clock. The default 8051 clock frequency is 12 MHz. The clock frequency of the 8051 can be changed
by the 8051 through the CPUCS register, dynamically.
The CLKOUT pin, which can be three-stated and inverted using internal control bits, outputs the 50% duty cycle 8051 clock, at
the selected 8051 clock frequency48, 24, or 12 MHz.
3.2.2 USARTS
FX2 contains two standard 8051 USARTs, addressed via Special Function Register (SFR) bits. The USART interface pins are
available on separate I/O pins, and are not multiplexed with port pins.
UART0 and UART1 can operate using an internal clock at 230 KBaud with no more than 1% baud rate error. 230-KBaud operation
is achieved by an internally derived clock source that generates overflow pulses at the appropriate time. The internal clock adjusts
for the 8051 clock rate (48, 24, 12 MHz) such that it always presents the correct frequency for 230-KBaud operation.
Note. 115-KBaud operation is also possible by programming the 8051 SMOD0 or SMOD1 bits to a 1 for UART0 and/or UART1,
respectively.
3.2.3 Special Function Registers (SFR)
Certain 8051 SFR addresses are populated to provide fast access to critical FX2 functions. These SFR additions are shown in
Table 3-1. Bold type indicates non-standard, enhanced 8051 registers.
The two SFR rows that end with 0 and 8 contain bit-addressable registers. The four I/O ports AD use the SFR addresses
used in the standard 8051 for ports 03, which are not implemented in FX2.
Because of the faster and more efficient SFR addressing, the FX2 I/O ports are not addressable in external RAM space (using
the MOVX instruction).
3.3 I
2
C-compatible Bus
FX2 supports the I
2
C-compatible bus as a master only at 100/400 kbps. SCL and SDA pins have open-drain outputs and
hysteresis inputs. These signals must be pulled up to 3.3V, even if no I
2
C compatible device is connected.
3.4 Buses
All packages: 8- or 16-bit FIFO bidirectional data bus, multiplexed on I/O ports B and D.
128-pin package: adds 16-bit output-only 8051 address bus, 8-bit bidirectional data bus.

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Cypress CY7C68013 and is the answer not in the manual?

Cypress CY7C68013 Specifications

General IconGeneral
BrandCypress
ModelCY7C68013
CategoryController
LanguageEnglish

Related product manuals