EasyManuals Logo

Denon AVR-791 Service Manual

Denon AVR-791
149 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #110 background imageLoading...
Page #110 background image
110
W9864G2IH-6 Pin description
W9864G2IH
Publication Release Date: Aug. 28, 2009
- 5 - Revision A03
5. PIN DESCRIPTION
PIN NUMBER PIN NAME
FUNCTION DESCRIPTION
24, 25, 26, 27, 60, 61, 62,
63, 64, 65, 66
A0A10
Address
Multiplexed pins for row and column address.
Row address: A0A10. Column address: A0
A7.
A10 is sampled during a precharge command to
determine if all banks are to be precharged or
bank selected by BS0, BS1.
22, 23 BS0, BS1 Bank Select
Select bank to activate during row address latch
time, or bank to read/write during address latch
time.
2, 4, 5, 7, 8, 10, 11, 13, 31,
33, 34, 36, 37, 39, 40, 42,
45, 47, 48, 50, 51, 53, 54,
56, 74, 76, 77, 79, 80, 82,
83, 85
DQ0DQ31
Data
Input/ Output
Multiplexed pins for data output and input.
20
CS
Chip Select
Disable or enable the command decoder. When
command decoder is disabled, new command is
ignored and previous operation continues.
19
RAS
Row Address
Strobe
Command input. When sampled at the rising
edge of the clock
RAS , CAS and
WE
define the operation to be executed.
18
CAS
Column Address
Strobe
Referred to
RAS
17
WE
Write Enable
Referred to
RAS
16, 28, 59, 71
DQM0
DQM3
Input/Output
Mask
The output buffer is placed at Hi-Z (with latency
of 2) when DQM is sampled high in read cycle.
In write cycle, sampling DQM high will block the
write operation with zero latency.
68 CLK Clock Inputs
System clock used to sample inputs on the rising
edge of clock.
67 CKE Clock Enable
CKE controls the clock activation and
deactivation. When CKE is low, Power Down
mode, Suspend mode, or Self Refresh mode is
entered.
1, 15, 29, 43 V
DD
Power
Power for input buffers and logic circuit inside
DRAM.
44, 58, 72, 86 V
SS
Ground
Ground for input buffers and logic circuit inside
DRAM.
3, 9, 35, 41, 49, 55, 75, 81
V
DDQ
Power for I/O
Buffer
Separated power from VDD, to improve DQ
noise immunity.
6, 12, 32, 38, 46, 52, 78, 84
V
SSQ
Ground for I/O
Buffer
Separated ground from VSS, to improve DQ
noise immunity.
14, 21, 30, 57, 69, 70, 73 NC No Connection
No connection.

Table of Contents

Other manuals for Denon AVR-791

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Denon AVR-791 and is the answer not in the manual?

Denon AVR-791 Specifications

General IconGeneral
Number of Channels7.1
HDMI Inputs4
HDMI Outputs1
Audyssey TechnologiesAudyssey MultEQ, Audyssey Dynamic Volume, Audyssey Dynamic EQ
4K Pass-ThroughNo
Signal-To-Noise Ratio100 dB
HDMI SwitchingYes
Input Sensitivity200 mV
THD0.08%
Surround Sound EffectsYes
Digital Sound Processor (DSP)Yes
DSP Preset Qty7
Tuner BandsAM/FM
Preset Station Qty56
Auto Preset MemoryYes
HDMI Pass-ThroughYes
Frequency Response10Hz-100kHz
Power Output90 W per channel (8 ohms, 20Hz-20kHz, 0.08% THD)
Dolby TechnologiesDolby Digital Plus, Dolby TrueHD
DTS TechnologiesDTS, DTS-HD Master Audio, DTS-HD High Resolution Audio, DTS Neo:6
Response Bandwidth10 - 100000 Hz
Input Impedance47 kΩ
Audio D/A Converter24-bit / 192kHz
DSP PresetsRock Arena, Jazz Club, Mono Movie, Matrix, Virtual, Game
Tuning RangeAM: 520 - 1710 kHz, FM: 87.5 - 108 MHz
Connector TypeHDMI
Amplifier Output Details90W x 7 (8 ohms, 20Hz-20kHz, 0.08% THD)
Video ConversionYes (Composite to HDMI)

Related product manuals