EasyManua.ls Logo

Xilinx VCU128 - Page 41

Xilinx VCU128
100 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
QDR4 Interface Clock
[Figure 2, callout 12]
The VCU128 evaluaon board has a SiTime 100 MHz xed frequency low-jier 3.3V LVDS
dierenal oscillator (U96) connected to FPGA U1 HP bank 69 QDR4 interface GC pins BJ4 (P)
and BK3 (N) and is series capacitor coupled.
Fixed frequency oscillator: SiTime SIT9120AI-2D3-33E100.0000 (100 MHz)
0.6 ps RMS phase jier (random) over 12 kHz to 20 MHz bandwidth
3.3V LVDS dierenal output
The QDR4 interface xed frequency clock circuit is shown in the following gure.
Figure 11: QDR4 Interface Clock
X21961-111918
Chapter 3: Board Component Descriptions
UG1302 (v1.0) December 21, 2018 www.xilinx.com
VCU128 Board User Guide 41
Send Feedback

Related product manuals