EasyManua.ls Logo

Xilinx Virtex-5 FPGA ML561

Xilinx Virtex-5 FPGA ML561
140 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
108 www.xilinx.com Virtex-5 FPGA ML561 User Guide
UG199 (v1.2.1) June 15, 2009
Appendix A: FPGA Pinouts
R
FPGA #3 Pinout
Table A-3 lists the connections for FPGA #3 (U34).
Table A-3: FPGA #3 Pinout
Signal Name Pin Signal Name Pin
QDRII Memory Interface
QDR2_CK_BY0_3_N K34 QDR2_SA11 AB26
QDR2_CK_BY0_3_P G28 QDR2_SA12 AB25
QDR2_CK_BY0_3_P L34 QDR2_SA13 AA24
QDR2_CK_BY4_7_N AJ34 QDR2_SA14 Y24
QDR2_CK_BY4_7_P AA31 QDR2_SA15 AC27
QDR2_CK_BY4_7_P AH34 QDR2_SA16 AB27
QDR2_CQ_BY0_3_N E26 QDR2_SA17 AA26
QDR2_CQ_BY0_3_P K33 QDR2_SA2 AJ27
QDR2_CQ_BY4_7_N AA29 QDR2_SA3 AK26
QDR2_CQ_BY4_7_P AD32 QDR2_SA4 AF28
QDR2_DLL_OFF_N AK27 QDR2_SA5 AE28
QDR2_K_BY0_3_N F28 QDR2_SA6 AH28
QDR2_K_BY0_3_P E28 QDR2_SA7 AG28
QDR2_K_BY4_7_N AC30 QDR2_SA8 AA28
QDR2_K_BY4_7_P AB30 QDR2_SA9 AB28
QDR2_LB_BK11 P32 QDR2_W_N AH27
QDR2_LB_BK11 P34 QDR2_BW_BY0_N M32
QDR2_LB_BK13 AE34 QDR2_BW_BY1_N L33
QDR2_LB_BK13 AJ32 QDR2_BW_BY2_N L28
QDR2_LB_BK17 AE29 QDR2_BW_BY3_N K28
QDR2_LB_BK17 AF31 QDR2_BW_BY4_N AK33
QDR2_LB_BK19 K27 QDR2_BW_BY5_N AK34
QDR2_LB_BK19 M28 QDR2_BW_BY6_N AC29
QDR2_NC_A3 AG25 QDR2_BW_BY7_N AD30
QDR2_NC_C6 AF24 QDR2_D_BY0_B0 T28
QDR2_R_N AJ26 QDR2_D_BY0_B1 U30
QDR2_SA0 AJ29 QDR2_D_BY0_B2 R31
QDR2_SA1 AK29 QDR2_D_BY0_B3 T31
QDR2_SA10 AC28 QDR2_D_BY0_B4 N30

Table of Contents

Related product manuals