EasyManuals Logo

Xilinx ZCU102 User Manual

Xilinx ZCU102
137 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #22 background imageLoading...
Page #22 background image
ZCU102 Evaluation Board User Guide www.xilinx.com 22
UG1182 (v1.2) March 20, 2017
Chapter 3: Board Component Descriptions
The Zynq UltraScale+ MPSoC PS block has three major processing units:
°
Cortex-A53 application processing unit (APU)-ARM v8 architecture-based 64-bit
quad-core multiprocessing CPU.
°
Cortex-R5 real-time processing unit (RPU)-ARM v7 architecture-based 32-bit dual
real-time processing unit with dedicated tightly coupled memory (TCM).
°
Mali-400 graphics processing unit (GPU)-graphics processing unit with pixel and
geometry processor and 64 KB L2 cache.
The Zynq UltraScale+ MPSoC PS has four high-speed serial I/O (HSSIO) interfaces
supporting the following protocols:
°
Integrated block for PCI Express® interface-PCIe™ base specification version 2.1
compliant.
°
SATA 3.1 specification compliant interface.
°
DisplayPort interface-implements a DisplayPort source-only interface with video
resolution up to 4K x 2K-30 (300 MHz pixel rate).
°
USB 3.0 interface-compliant to USB 3.0 specification implementing a 5 Gb/s line
rate.
°
Serial GMII interface-supports a 1 Gb/s SGMII interface.
The PS and PL can be coupled with multiple interfaces and other signals to effectively
integrate user-created hardware accelerators and other functions in the PL logic that are
accessible to the processors. They can also access memory resources in the processing
system. The PS I/O peripherals, including the static/flash memory interfaces share a
multiplexed I/O (MIO) of up to 78 MIO pins. Zynq UltraScale+ MPSoCs can also use the I/O
in the PL domain for many of the PS I/O peripherals. This is done through an extended
multiplexed I/O interface (EMIO).and boots at power-up or reset.
For additional information on Zynq UltraScale+ MPSoC devices, see the UltraScale
Architecture and Product Overview (DS890) [Ref 1], and the Zynq UltraScale+ MPSoC
Technical Reference Manual (UG1085) [Ref 2] for more information about Zynq UltraScale+
MPSoC configuration options.
Send Feedback

Table of Contents

Other manuals for Xilinx ZCU102

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Xilinx ZCU102 and is the answer not in the manual?

Xilinx ZCU102 Specifications

General IconGeneral
ProcessorQuad-core ARM Cortex-A53, Dual-core ARM Cortex-R5
SD CardMicroSD card slot
Video OutputsDisplayPort
FPGAXilinx Zynq UltraScale+ XCZU9EG-2FFVB1156E
Memory4GB DDR4 Component Memory
StorageMicroSD card slot
EthernetGigabit Ethernet
USB1 x USB 3.0, 1 x USB 2.0
PCIePCIe Gen2 x4
DisplayDisplayPort
Power Supply12V DC input
SATASATA 3.0
ClockingProgrammable clocks
Operating System SupportPetaLinux

Related product manuals