EasyManua.ls Logo

Clevo NB50TK1 - Processor 2;6

Clevo NB50TK1
112 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Schematic Diagrams
B - 4 Processor 2/6
B.Schematic Diagrams
Processor 2/6
Sheet 3 of 57
Processor 2/6
5
5
4
4
3
3
2
2
1
1
D D
C C
B B
A A
Coffee Lake-S Processor 2/6 (JTAG,CLK,CFG )
DESIGN NOTE:
H_TCK TERMINATION PLACE NEAR CPU
WITHIN 1.1 INCH (PD)
DESIGN NOTE:
CFG[4]
1:Disabled - No Physical Display Port
attached to Embedded DisplayPort*.
No connect for disable.
0:Enabled - A Display Port device is
connected to the Embedded Display Port.
Pull-down to GND through a 1 K? ±5%
resistor to enable port.
DESIGN NOTE:
CFG[6:5]
00 = 1x8, 2x4 PCI Express* 01 = reserved
10 = 2x8 PCI Express* 11 = 1x16 PCI Express*
Recommend 1K ? ±5% pull-down resistor to GND.
PU/PD for JTAG signals
DESIGN NOTE:
CFG[7]
1 = (default) PEG train immediately following
RESET# de assertion.
0 = PEG wait BIOS for training.
CAD Note: Capacitor need to be placed
close to buffer output pin
100 MHz
100 MHz
24 MHz
LAYOUT NOTE:
PLACE NEAR CPU
H_TDO,H_TDI,H_TMS
WITHIN 1.5" OF PCH PIN (PU)
20171117
modify
VCCST_VCCPLL
3.3VA
VCCST_VCCPLL
VCCST_VCCPLL
H_PECI40
PCH_THERMTRIP#26
H_PM_SYNC26
H_VIDALERT#_VR45
H_VIDSCK_VR45
H_VIDSOUT_VR45
PCH_CPU_BCLK_R_DP29
PCH_CPU_BCLK_R_DN29
PCH_CPU_PCIBCLK_R_DP29
PCH_CPU_PCIBCLK_R_DN29
CPU_24MHZ_R_DP29
CPU_24MHZ_R_DN29
PM_PCH_PWROK25,27,40
H_PWRGD27
PLTRST_CPU#26
H_PM_DOWN26
H_SKTOCC#26,28
H_PROCHOT_EC40
PCH_PECI26
JTAG_TDO 27
JTAG_TDI 27
JTAG_TMS 27
JTAG_JTAGX 27
JTAG_TRST# 31
H_PROCHOT#45
DDR_VTT_PG_CTRL44
Title
Size Document Number Rev
Date: Sheet
of
6-71-NB500-D02
D02
[03] PROCESSOR 2/6
B
357Friday, December 29, 2017
ᙔ!Ϻ!ႝ!တ!!DMFWP!DP/
NB50TJ1-D02
Title
Size Document Number Rev
Date: Sheet
of
6-71-NB500-D02
D02
[03] PROCESSOR 2/6
B
357Friday, December 29, 2017
ᙔ!Ϻ!ႝ!တ!!DMFWP!DP/
NB50TJ1-D02
Title
Size Document Number Rev
Date: Sheet
of
6-71-NB500-D02
D02
[03] PROCESSOR 2/6
B
357Friday, December 29, 2017
ᙔ!Ϻ!ႝ!တ!!DMFWP!DP/
NB50TJ1-D02
R46 *1K_04
R59 *10K_04
R52 *1K_04
R327 620_06
R42 *1K_04
R15
*20mil_short_04
R328 1K_1%_04
R51 1K_04
R32 220_04
R16 *0_04
R12
*20mil_short_04
R28
1K_04
R30 499_1%_04
R10 *100_04
R29 56.2_1%_04
R44 *1K_04
R33
*100K_04
R19
*20mil_short_04
R47 2.74K_1%_04
R601
*20mil_short_04
R43 *1K_04
Q1
2SK3018S3
G
DS
R17 20_1%_04
R41 6.04K_1%_04
C44
47p_50V_NPO_04
R54 *1K_04
R20 51_04
R62 10K_04
U30E
3H993921-4M41-02H
PN = 6-86-25B51-001
lga1151
5 OF 12
VCCST_PWRGD
U2
PM_SYNC
E8
PM_DOWN
D8
PECI
G7
VIDSOUT
E40
DDR_VTT_CNTL
AC36
CFG_18
G18
CFG_19
F18
PROC_TCK
F11
CFG_0
H15
PROC_TDO
H13
THERMTRIP#
D11
CFG_1
F15
PROC_TRST#
F12
PROC_SELECT#
AB36
CFG_2
F16
SKTOCC#
AC38
CFG_RCOMP
M11
CFG_3
H16
PROC_PREQ#
B9
CFG_4
F19
CFG_5
H18
CFG_10
F17
RESET#
E7
BCLKN
W4
CLK24N
J9
CFG_11
H17
CFG_6
G21
PROCPWRGD
F8
VIDSCK
E38
BPM#_0
D16
PCI_BCLKN
W2
CFG_7
H20
CFG_12
G20
BPM#_1
D17
BCLKP
W5
CLK24P
K9
CFG_8
G16
BPM#_2
G14
CFG_13
F20
PCI_BCLKP
W1
BPM#_3
H14
CFG_14
F21
CFG_9
E16
PROCHOT#
C39
CFG_15
H19
PROC_TDI
G12
CFG_16
E14
CATERR#
D13
PROC_PRDY#
B10
CFG_17
F14
PROC_TMS
F13
VIDALERT#
E39
R14
*20mil_short_04
R31 100_1%_04
R344 49.9_1%_04
R11
*20mil_short_04
H_TMS
H_TDI
H_TDO
H_PROCHOT#_R
CFG_RCOMP
CFG6
CFG7
CFG0
CFG2
CFG4
CFG5
CFG9
CPU_VIDALERT#
H_VIDALERT#_VR
H_VIDSOUT_VR
VCCST_PWRGD_CPU
H_PWRGD
H_PM_DOWN_R
H_THERMTRIP#
H_THERMTRIP#
H_SKTOCC#
H_TCK
H_TDO
H_PROCHOT#
DDR_VTT_PG_CTRL
DDR_VTT_PG_CTRL
H_TCK
H_TRST_N
H_PREQ_N
H_PRDY_NSKL_CNL#
H_CATERR#
CFG1
CFG3
CFG8

Table of Contents

Related product manuals