EasyManuals Logo

Texas Instruments TMS320C6748 User Manual

Texas Instruments TMS320C6748
274 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #2 background imageLoading...
Page #2 background image
2
TMS320C6748
SPRS590G JUNE 2009REVISED JANUARY 2017
www.ti.com
Submit Documentation Feedback
Product Folder Links: TMS320C6748
Device Overview Copyright © 2009–2017, Texas Instruments Incorporated
One Host-Port Interface (HPI) With 16-Bit-Wide
Muxed Address and Data Bus For High Bandwidth
Programmable Real-Time Unit Subsystem
(PRUSS)
Two Independent Programmable Real-Time Unit
(PRU) Cores
32-Bit Load-Store RISC Architecture
4KB of Instruction RAM Per Core
512 Bytes of Data RAM Per Core
PRUSS can be Disabled Through Software to
Save Power
Register 30 of Each PRU is Exported From
the Subsystem in Addition to the Normal R31
Output of the PRU Cores.
Standard Power-Management Mechanism
Clock Gating
Entire Subsystem Under a Single PSC Clock
Gating Domain
Dedicated Interrupt Controller
Dedicated Switched Central Resource
USB 1.1 OHCI (Host) With Integrated PHY (USB1)
USB 2.0 OTG Port With Integrated PHY (USB0)
USB 2.0 High- and Full-Speed Client
USB 2.0 High-, Full-, and Low-Speed Host
End Point 0 (Control)
End Points 1, 2, 3, and 4 (Control, Bulk,
Interrupt, or ISOC) RX and TX
One Multichannel Audio Serial Port (McASP):
Two Clock Zones and 16 Serial Data Pins
Supports TDM, I2S, and Similar Formats
DIT-Capable
FIFO Buffers for Transmit and Receive
Two Multichannel Buffered Serial Ports (McBSPs):
Supports TDM, I2S, and Similar Formats
AC97 Audio Codec Interface
Telecom Interfaces (ST-Bus, H100)
128-Channel TDM
FIFO Buffers for Transmit and Receive
10/100 Mbps Ethernet MAC (EMAC):
IEEE 802.3 Compliant
MII Media-Independent Interface
RMII Reduced Media-Independent Interface
Management Data I/O (MDIO) Module
Video Port Interface (VPIF):
Two 8-Bit SD (BT.656), Single 16-Bit or Single
Raw (8-, 10-, and 12-Bit) Video Capture
Channels
Two 8-Bit SD (BT.656), Single 16-Bit Video
Display Channels
Universal Parallel Port (uPP):
High-Speed Parallel Interface to FPGAs and
Data Converters
Data Width on Both Channels is 8- to 16-Bit
Inclusive
Single-Data Rate or Dual-Data Rate Transfers
Supports Multiple Interfaces With START,
ENABLE, and WAIT Controls
Serial ATA (SATA) Controller:
Supports SATA I (1.5 Gbps) and SATA II
(3.0 Gbps)
Supports All SATA Power-Management
Features
Hardware-Assisted Native Command Queueing
(NCQ) for up to 32 Entries
Supports Port Multiplier and Command-Based
Switching
Real-Time Clock (RTC) With 32-kHz Oscillator and
Separate Power Rail
Three 64-Bit General-Purpose Timers (Each
Configurable as Two 32-Bit Timers)
One 64-Bit General-Purpose or Watchdog Timer
(Configurable as Two 32-Bit General-Purpose
Timers)
Two Enhanced High-Resolution Pulse Width
Modulators (eHRPWMs):
Dedicated 16-Bit Time-Base Counter With
Period and Frequency Control
6 Single-Edge Outputs, 6 Dual-Edge Symmetric
Outputs, or 3 Dual-Edge Asymmetric Outputs
Dead-Band Generation
PWM Chopping by High-Frequency Carrier
Trip Zone Input
Three 32-Bit Enhanced Capture (eCAP) Modules:
Configurable as 3 Capture Inputs or 3 Auxiliary
Pulse Width Modulator (APWM) Outputs
Single-Shot Capture of up to Four Event
Timestamps
Packages:
361-Ball Pb-Free Plastic Ball Grid Array (PBGA)
[ZCE Suffix], 0.65-mm Ball Pitch
361-Ball Pb-Free PBGA [ZWT Suffix],
0.80-mm Ball Pitch
Commercial, Extended, or Industrial Temperature

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Texas Instruments TMS320C6748 and is the answer not in the manual?

Texas Instruments TMS320C6748 Specifications

General IconGeneral
BrandTexas Instruments
ModelTMS320C6748
CategoryControl Unit
LanguageEnglish

Related product manuals