EasyManua.ls Logo

Xilinx Zynq UltraScale+ ZCU208 - Page 8

Xilinx Zynq UltraScale+ ZCU208
92 pages
Print Icon
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
ADC_CLK_225 (direct connect SMAs)
DAC_CLK_230 (direct connect SMAs)
USER_MGT_SMA_CLK (series capacitor connected SMAs)
PS DDR4 4 GB 64-bit SODIMM
PL DDR4 C0 I/F 2 GB 32-bit component (4x8-bit)
PS GTR (bank 505) assignment
USB3 (1 GTR)
SATA with M2 connector (1 GTR)
2 GTRs not used
PL GTY assignment (4 quads, 16 total GTY)
zSFP+ (4 GTY, 2 on quad GTY128 and 2 on quad GTY129)
8A34001 (1 GTY, quad GTY128)
Carlisle CoreHC2 J128 (1 GTY, quad GTY129)
FMCP HSCP DP (4 GTY, bank GTY130)
FMCP HSCP DP (4 GTY, bank GTY131)
1 GTY not used (quad GTY128)
1 GTY not used (quad GTY129)
PL FMCP HSCP (FMC+) connecvity - full LA[00:33] bus
PS MIO connecvity
PS MIO[0:5, 7:12]: dual QSPI
PS MIO[13]: PS_GPIO2
PS MIO[14:17]: 2 channels of I2C
PS MIO[18:19]: UART0 (1 of 3 FT4232 UART channels)
PS MIO[22:23]: PS_PB, PS_LED I/F
PS MIO[26]: PMU
PS MIO[32:37]: PMU_GPO[0:5]
PS MIO[38]: PS_GPIO1
PS MIO[40:42, 45:51]: SD I/F
PS MIO[52:63]: USB3.0
Chapter 1: Introduction
UG1410 (v1.0) July 8, 2020 www.xilinx.com
ZCU208 Board User Guide 8
Send Feedback

Related product manuals