EasyManuals Logo

Abov MC96F6432Q User Manual

Default Icon
327 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #234 background imageLoading...
Page #234 background image
MC96F6432
234 June 22, 2018 Ver. 2.9
11.13.3 USI1 UART Block Diagram
RXD1
Rx
Control
Clock
Recovery
Receive Shift Register
(RXSR)
Data
Recovery
DOR1/PE1/FE1
Checker
USI1DR[0], USI1RX8[0], (Rx)
USI1DR[1], USI1RX8[1], (Rx)
TXD1
Tx
Control
Stop bit
Generator
Parity
Generator
Transmit Shift Register
(TXSR)
USI1DR, USI1TX8, (Tx)
USI1P[1:0]
M
U
X
LOOPS1
TXC1
TXCIE1 DRIE1
DRE1
Empty signal
To interrupt
block
INT_ACK
Clear
RXC1
RXCIE1WAKEIE1
WAKE1
At Stop mode
To interrupt
block
SCLK
(fx: System clock)
Low level
detector
2
USI1S[2:0]
3
USI1S[2:0]
3
TXE1
RXE1
DBLS1
USI1SB
Baud Rate Generator
USI1BD
I
N
T
E
R
N
A
L
B
U
S
L
I
N
E
SCK1
ACK
Control
Clock
Sync Logic
Master
USI1MS[1:0]
M
U
X
M
U
X
USI1MS[1:0]
USI1MS[1:0]
2
2
2
Figure 11.78 USI1 UART Block Diagram

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Abov MC96F6432Q and is the answer not in the manual?

Abov MC96F6432Q Specifications

General IconGeneral
BrandAbov
ModelMC96F6432Q
CategoryMicrocontrollers
LanguageEnglish

Related product manuals