EasyManuals Logo

Abov MC96F6432Q User Manual

Default Icon
327 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #259 background imageLoading...
Page #259 background image
MC96F6432
June 22, 2018 Ver. 2.9 259
11.13.21 USI1 I2C Block Diagram
Receive Shift Register
(RXSR)
Transmit Shift Register
(TXSR)
I
N
T
E
R
N
A
L
B
U
S
L
I
N
E
SCLK
(fx: System clock)
SDA1
SCL1
USI1DR, (Rx)
VSS
N-ch
VSS
N-ch
SCL1 Out
Controller
SDA1 In/Out
Controller
SDA Hold Time Register
USI1SDHR
SCL Low Period Register
USI1SCLR
SCL High Period Register
USI1SCHR
Time Generator
And
Time Controller
USI1DR, (Tx)
Slave Address Register
USI1SAR
General Call And
Address Detector
USI1GCE
STOP/START
Condition Generator
STOPC1
STARTC1
ACK Signal
Generator
ACK1EN
RXACK1, GCALL1,
TEND1, STOPD1,
SSEL1, MLOST1,
BUSY1, TMODE1
Interrupt
Generator
To interrupt
block
IIC1IFR
IIC1IE
NOTE) When the USI1 block is an I2C mode and the corresponding port is an sub-function for SCL1/SDA1 pin,
The SCL1/SDA1 pins are automatically set to the N-channel open-drain outputs and the input latch is read
in the case of reading the pins. The corresponding pull-up resistor is determined by the control register.
Figure 11.98 USI1 I2C Block Diagram

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Abov MC96F6432Q and is the answer not in the manual?

Abov MC96F6432Q Specifications

General IconGeneral
BrandAbov
ModelMC96F6432Q
CategoryMicrocontrollers
LanguageEnglish

Related product manuals