EasyManuals Logo

Compaq iPAQ 1.0 User Manual

Compaq iPAQ 1.0
186 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #50 background imageLoading...
Page #50 background image
Chapter 3 Processor/Memory Subsystem
Compaq iPAQ Series of Desktop Personal Computers
Second Edition - February 2001
3-6
The SPD address map is shown below.
Table 3–3. SPD Address Map (SDRAM DIMM)
Table 3-3.
SPD Address Map (SDRAM DIMM)
Byte Description Notes Byte Description Notes
0 No. of Bytes Written Into EEPROM [1] 27 Min. Row Prechge. Time [7]
1 Total Bytes (#) In EEPROM [2] 28 Min. Row Active to
Delay
[7]
2 Memory Type 29 Min. RAS to CAS Delay [7]
3 No. of Row Addresses On DIMM [3] 30, 31 Reserved
4 No. of Column Addresses On DIMM 32..61 Superset Data [7]
5 No. of Module Banks On DIMM 62 SPD Revision [7]
6, 7 Data Width of Module 63 Checksum Bytes 0-62
8 Voltage Interface Standard of DIMM 64-71 JEP-106E ID Code [8]
9 Cycletime @ Max CAS Latency (CL) [4] 72 DIMM OEM Location [8]
10 Access From Clock [4] 73-90 OEM’s Part Number [8]
11 Config. Type (Parity, Nonparity, etc.) 91, 92 OEM’s Rev. Code [8]
12 Refresh Rate/Type [4] [5] 93, 94 Manufacture Date [8]
13 Width, Primary DRAM 95-98 OEM’s Assembly S/N [8]
14 Error Checking Data Width 99-125 OEM Specific Data [8]
15 Min. Clock Delay [6] 126, 127 Reserved
16 Burst Lengths Supported 128-131 Compaq header “CPQ1” [9]
17 No. of Banks For Each Mem. Device [4] 132 Header checksum [9]
18 CAS Latencies Supported [4] 133-145 Unit serial number [9] [10]
19 CS# Latency [4] 146 DIMM ID [9] [11]
20 Write Latency [4] 147 Checksum [9]
21 DIMM Attributes 148-255 Reserved [9]
22 Memory Device Attributes
23 Min. CLK Cycle Time at CL X-1 [7]
24 Max. Acc. Time From CLK @ CL X-1 [7]
25 Min. CLK Cycle Time at CL X-2 [7]
26 Max. Acc. Time From CLK @ CL X-2 [7]
NOTES:
[1] Programmed as 128 bytes by the DIMM OEM
[2] Must be programmed to 256 bytes.
[3] High order bit defines redundant addressing: if set (1), highest order RAS# address must be
re-sent as highest order CAS# address.
[4] Refer to memory manufacturer’s datasheet
[5] MSb is Self Refresh flag. If set (1), assembly supports self refresh.
[6] Back-to-back random column addresses.
[7] Field format proposed to JEDEC but not defined as standard at publication time.
[8] Field specified as optional by JEDEC but required by this system.
[9] Compaq usage. This system requires that the DIMM EEPROM have this
space available for reads/writes.
[10] Serial # in ASCII format (MSB is 133). Intended as backup identifier in case vender data is
invalid. Can also be used to indicate s/n mismatch and flag system administrator of possible
system tampering.
[11] Contains the socket # of the module (first module is “1”). Intended as backup identifier (refer to
note [10]).

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Compaq iPAQ 1.0 and is the answer not in the manual?

Compaq iPAQ 1.0 Specifications

General IconGeneral
BrandCompaq
ModeliPAQ 1.0
CategoryDesktop
LanguageEnglish

Related product manuals