EasyManuals Logo

Intel Agilex User Guide

Intel Agilex
73 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #69 background imageLoading...
Page #69 background image
Table 29. Supported Register Configurations For FP32 Multiplication with Accumulation
Mode
Latency Data Input Register Adder
1st
Pipeline
Register
Adder
2nd
Pipeline
Register
Multiplie
r 1st
Pipeline
Register
Multiplie
r 2nd
Pipeline
Register
Adder Input
Register
Output
Register
accumul
ate_clke
n
fp32_mu
lt_a_clk
en
fp32_mu
lt_b_clk
en
accum_p
ipeline_c
lken
accum_2
nd_pipel
ine_clke
n
mult_pip
eline_clk
en
mult_2n
d_pipeli
ne_clken
accum_a
dder_clk
en
adder_in
put_clke
n
output_c
lken
1 Disable Disable Disable Disable Disable Disable Disable Disable Disable Enable
2 Enable Enable Enable Disable Disable Disable Disable Disable Disable Enable
≥3 Enable Enable Enable Disable,
enable
Disable,
enable
Disable Disable Enable Enable Enable
≥4 Enable Enable Enable Disable,
enable
Disable,
enable
Disable,
enable
Enable Enable Enable Enable
Table 30. Supported Register Configurations For FP32 Vector One Mode
Latency Data Input Register Adder 1st
Pipeline
Register
Adder
2nd
Pipeline
Register
Multiplier
1st
Pipeline
Register
Multiplier
2nd
Pipeline
Register
Adder
Input
Register
Output
Register
fp32_add
er_a_clke
n
fp32_mul
t_a_clken
fp32_mul
t_b_clken
fp32_add
er_a_chai
nin_pl_cl
ken
fp32_add
er_a_chai
nin_pl_cl
ken
mult_pipe
line_clke
n
mult_2nd
_pipeline
_clken
adder_inp
ut_clken
output_cl
ken
0 Disable Disable Disable Disable Disable Disable Disable Disable Disable
1 Enable Enable Enable Disable Disable Disable Disable Disable Disable
1 Disable Disable Disable Disable Disable Disable Disable Disable Enable
2 Enable Enable Enable Disable Disable Disable Disable Disable Enable
≥3 Enable Enable Enable Disable,
enable
Disable,
enable
Disable Disable Enable Enable
≥4 Enable Enable Enable Disable,
enable
Disable,
enable
Disable,
enable
Enable Enable Enable
Table 31. Supported Register Configurations For FP32 Vector Two Mode
Latency Data Input Register Adder 1st
Pipeline
Register
Adder
2nd
Pipeline
Register
Multiplier
1st
Pipeline
Register
Multiplier
2nd
Pipeline
Register
Adder
Input
Register
Output
Register
fp32_add
er_a_clke
n
fp32_mul
t_a_clken
fp32_mul
t_b_clken
fp32_add
er_a_chai
nin_pl_cl
ken
fp32_add
er_a_chai
nin_pl_cl
ken
mult_pipe
line_clke
n
mult_2nd
_pipeline
_clken
adder_inp
ut_clken
output_cl
ken
0 Disable Disable Disable Disable Disable Disable Disable Disable Disable
1 Enable Enable Enable Disable Disable Disable Disable Disable Disable
1 Disable Disable Disable Disable Disable Disable Disable Disable Enable
2 Enable Enable Enable Disable Disable Disable Disable Disable Enable
≥3 Enable Enable Enable Disable,
enable
Disable,
enable
Disable,
enable
Enable Enable Enable
4. Intel Agilex Variable Precision DSP Blocks Design Considerations
UG-20213 | 2019.04.02
Send Feedback
Intel
®
Agilex
Variable Precision DSP Blocks User Guide
69

Table of Contents

Other manuals for Intel Agilex

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Intel Agilex and is the answer not in the manual?

Intel Agilex Specifications

General IconGeneral
BrandIntel
ModelAgilex
CategoryMicrocontrollers
LanguageEnglish

Related product manuals