EasyManua.ls Logo

Nvidia Jetson AGX Xavier Series

Nvidia Jetson AGX Xavier Series
157 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Video Input
Jetson AGX Xavier Series Product DG-09840-001_v2.5 | 84
Figure 10-1. Camera Control Connections
EMI
&
ES D
Jetson AGX Xavier
1kΩ
1kΩ
VDDIO_AO_1V8
Camera I2C
Camera 0
Clock/Control
Camera 1
Clock/Control
CAM0 MCLK
I2C3_CLK
I2C3_DAT
M CLK 0 2
UART4_CTS
UART4_TX
M CLK 0 3
GP IO 15
GP IO 16
M CLK 0 4
M CLK 0 5
GP IO 25
GP IO 36
F53
SoC
CAM
CAM_I2C_SCL
CAM_I2C_SDA
EXTPERIPH1_CLK
DAP_DOUT
SOC_GPIO41
EXTPERIPH2_CLK
AUDIO
UART 4_CTS
SOC_GPIO50
DAP5_ SCL K
Camera 2 Clock
UART4_TX
CONN
E53
J54
L49
H53
F10
H55
L5
F9
EDP
K49
Camera AVDD Enable
CAM1 MCLK
CAM2_MCLK04
CAM0 Powerdown
CAM0 Reset
CAM1 Powerdown
CAM1 Reset
SOC_GPIO53
F56
Camera V DD_S YS Ena ble
CA M VDD_SY S En able
CAM AVDD Enable
SOC_GPIO42
L57
Camera 3 Clock
CAM3_MCLK05
Note: Any EMI/ESD devices must be tuned to minimize impact to signal quality and meet the
timing and Vil/Vih requirements at the receiver and maintain signal quality and meet
requirements for the frequencies supported by the design.

Table of Contents

Related product manuals