EasyManua.ls Logo

Quectel EG25-G - Page 24

Quectel EG25-G
103 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
LTE Module Series
EG25-G Hardware Design
EG25-G_Hardware_Design 23 / 100
keep it open.
SD Card Interface
Pin Name
Pin No.
I/O
Description
DC Characteristics
Comment
SDC2_
DATA3
28
IO
SD card SDIO bus
DATA3
1.8V signaling:
V
OL
max=0.45V
V
OH
min=1.4V
V
IL
min=-0.3V
V
IL
max=0.58V
V
IH
min=1.27V
V
IH
max=2.0V
3.0V signaling:
V
OL
max=0.38V
V
OH
min=2.01V
V
IL
min=-0.3V
V
IL
max=0.76V
V
IH
min=1.72V
V
IH
max=3.34V
SDIO signal level can
be selected
according to SD card
supported level,
please refer to SD 3.0
protocol for more
details.
If unused, keep it
open.
SDC2_
DATA2
29
IO
SD card SDIO bus
DATA2
1.8V signaling:
V
OL
max=0.45V
V
OH
min=1.4V
V
IL
min=-0.3V
V
IL
max=0.58V
V
IH
min=1.27V
V
IH
max=2.0V
3.0V signaling:
V
OL
max=0.38V
V
OH
min=2.01V
V
IL
min=-0.3V
V
IL
max=0.76V
V
IH
min=1.72V
V
IH
max=3.34V
SDIO signal level can
be selected
according to SD card
supported level,
please refer to SD 3.0
protocol for more
details.
If unused, keep it
open.
SDC2_
DATA1
30
IO
SD card SDIO bus
DATA1
1.8V signaling:
V
OL
max=0.45V
V
OH
min=1.4V
V
IL
min=-0.3V
V
IL
max=0.58V
V
IH
min=1.27V
V
IH
max=2.0V
3.0V signaling:
SDIO signal level can
be selected
according to SD card
supported level,
please refer to SD 3.0
protocol for more
details.
If unused, keep it
open.

Table of Contents

Related product manuals