EasyManua.ls Logo

Intel Xeon E5-2600 Series - R3 QPI Performance Monitors; R3 QPI Box Level PMON State; R3 QPI Performance Monitoring Registers; R3_Ly_Pci_Pmon_Box_Ctl Register - Field Definitions

Intel Xeon E5-2600 Series
136 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Intel® Xeon® Processor E5-2600 Product Family Uncore Performance Monitoring
120 Reference Number: 327043-001
2.9.3 R3QPI Performance Monitors
2.9.3.1 R3QPI Box Level PMON State
The following registers represent the state governing all box-level PMUs for each Link of the R3QPI
Box.
In the case of the R3QPI Links, the R3_Ly_PCI_PMON_BOX_CTL register governs what happens when
a freeze signal is received (.frz_en). It also provides the ability to manually freeze the counters in the
box (.frz) and reset the generic state (.rst_ctrs and .rst_ctrl).
U
Table 2-118.R3QPI Performance Monitoring Registers
Register Name
PCICFG
Address
Size
(bits)
Description
PCICFG Base Address Dev:Func
R3QPI Link 0 PMON Registers D19:F5
R3QPI Link 1 PMON Registers D19:F6
Box-Level Control/Status
R3_Ly_PCI_PMON_BOX_CTL F4 32 R3QPI Link y PMON Box-Wide Control
Generic Counter Control
R3_Ly_PCI_PMON_CTL2 E0 32 R3QPI Link y PMON Control for Counter 2
R3_Ly_PCI_PMON_CTL1 DC 32 R3QPI Link y PMON Control for Counter 1
R3_Ly_PCI_PMON_CTL0 D8 32 R3QPI Link y PMON Control for Counter 0
Generic Counters
R3_Ly_PCI_PMON_CTR2 B4+B0 32x2 R3QPI Link y PMON Counter 2
R3_Ly_PCI_PMON_CTR1 AC+A8 32x2 R3QPI Link y PMON Counter 1
R3_Ly_PCI_PMON_CTR0 A4+A0 32x2 R3QPI Link y PMON Counter 0
Table 2-119.R3_Ly_PCI_PMON_BOX_CTL Register – Field Definitions
Field Bits Attr
HW
Reset
Val
Description
rsv 31:18 RV 0 Reserved (?)
rsv 17 RV 0 Reserved; SW must write to 0 else behavior is undefined.
frz_en 16 WO 0 Freeze Enable.
If set to 1 and a freeze signal is received, the counters will be
stopped or ‘frozen’, else the freeze signal will be ignored.
rsv 15:9 RV 0 Reserved (?)
frz 8 WO 0 Freeze.
If set to 1 and the .frz_en is 1, the counters in this box will be
frozen.
rsv 7:2 RV 0 Reserved (?)
rst_ctrs 1 WO 0 Reset Counters.
When set to 1, the Counter Registers will be reset to 0.
rst_ctrl 0 WO 0 Reset Control.
When set to 1, the Counter Control Registers will be reset to 0.

Table of Contents

Related product manuals