EasyManuals Logo
Home>Xilinx>Motherboard>VCK190 Series

Xilinx VCK190 Series User Manual

Xilinx VCK190 Series
79 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #46 background imageLoading...
Page #46 background image
The VCK190 board has an I2C programmable SI570 low-jier 3.3V LVDS dierenal oscillator
(U2) connected to the GC inputs of U1 DDR4 DIMM interface bank 700. The
DDR4_DIMM1_CLK_P and DDR4_DIMM1_CLK _N series capacitor coupled clock signals are
connected to XCVC1902 ACAP U1 pins AE42 and AF43, respecvely. At power-up, this clock
defaults to an output frequency of 200.000 MHz. User applicaons or the System Controller can
change the output frequency within the range of 10 MHz to 945 MHz through the I2C bus
interface. Power cycling the VCK190 board reverts this user clock to the default frequency of
200.000 MHz.
Programmable oscillator: Silicon Labs SI570BAB000299DG (10 MHz-945 MHz range,
200.000 MHz default)
I2C address 0x60
LVDS dierenal output, total stability: 61.5 ppm
Programmable LPDDR4 SI570 Clock2
[Figure 3, callout 37]
The VCK190 board has an I2C programmable SI570 low-jier 3.3V LVDS dierenal oscillator
(U3) connected to the GC inputs of U1 LPDDR4_2 interface bank 705. The LPDDR4_CLK2_P
and LPDDR4_CLK2_N series capacitor coupled clock signals are connected to XCVC1902 ACAP
U1 pins AW27 and AY27, respecvely. At power-up, this clock defaults to an output frequency
of 200.000 MHz. User applicaons or the System Controller can change the output frequency
within the range of 10 MHz to 945 MHz through the I2C bus interface. Power cycling the
VCK190 board reverts this user clock to the default frequency of 200.000 MHz.
Programmable oscillator: Silicon Labs SI570BAB000299DG (10 MHz-945 MHz range,
200.000 MHz default)
I2C address 0x60
LVDS dierenal output, total stability: 61.5 ppm
Programmable LPDDR4 SI570 Clock1
[Figure 3, callout 38]
The VCK190 board has an I2C programmable SI570 low-jier 3.3V LVDS dierenal oscillator
(U4) connected to the GC inputs of U1 LPDDR4_1 interface bank 705. The LPDDR4_CLK1_P
and LPDDR4_CLK1_N series capacitor coupled clock signals are connected to XCVC1902 ACAP
U1 pins AK8 and AK7, respecvely. At power-up, this clock defaults to an output frequency of
200.000 MHz. User applicaons or the System Controller can change the output frequency
within the range of 10 MHz to 945 MHz through the I2C bus interface. Power cycling the
VCK190 board reverts this user clock to the default frequency of 200.000 MHz.
Chapter 3: Board Component Descriptions
UG1366 (v1.0) January 7, 2021 www.xilinx.com
VCK190 Board User Guide 46
Send Feedback

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Xilinx VCK190 Series and is the answer not in the manual?

Xilinx VCK190 Series Specifications

General IconGeneral
BrandXilinx
ModelVCK190 Series
CategoryMotherboard
LanguageEnglish

Related product manuals