EasyManua.ls Logo

Xilinx VC709 - Page 77

Xilinx VC709
96 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
VC709 Evaluation Board www.xilinx.com 77
UG887 (v1.0) February 4, 2013
VC709 Board UCF Listing
##
## DDR3 SODIMM Interface "B"
## Board Socket J3 (right side of FPGA)
## Part Number: MT8KTF51264HZ-1G9E1 (single rank)
## 1866 MT/s performance
## Must use 233.33333MHz clock for MIG design
## DDR3 FPGA VCCO = 1.5V
##
## Bank 31 = Data groups 7:4
## Bank 32 = Address & Control group
## Bank 33 = Data groups 3:0
##
############################################
##
## Bank 32 Address & Control
## DDR3 SODIMM B clocks and clock enables:
##
NET DDR3_B_CLK[1]_P LOC = AU18 ; # IO_L11P_T1_SRCC_32
NET DDR3_B_CLK[1]_N LOC = AV18 ; # IO_L11N_T1_SRCC_32
NET DDR3_B_CLK[0]_P LOC = AT17 ; # IO_L12P_T1_MRCC_32
NET DDR3_B_CLK[0]_N LOC = AU17 ; # IO_L12N_T1_MRCC_32
NET DDR3_B_CKE[1] LOC = AW18 ; # IO_L14P_T2_SRCC_32
NET DDR3_B_CKE[0] LOC = AW17 ; # IO_L14N_T2_SRCC_32
##
## DDR3 SODIMM B selects:
## S0 for rank 0
## S1 for rank 1
##
NET DDR3_B_S[1]_B LOC = AT19 ; # IO_L16N_T2_32
NET DDR3_B_S[0]_B LOC = AV16 ; # IO_L17P_T2_32
##
## DDR3 SODIMM B controls:
##
NET DDR3_B_RAS_B LOC = AV19 ; # IO_L15N_T2_DQS_32
NET DDR3_B_CAS_B LOC = AT20 ; # IO_L16P_T2_32
NET DDR3_B_WE_B LOC = AU19 ; # IO_L15P_T2_DQS_32
NET DDR3_B_ODT[1] LOC = AW16 ; # IO_L17N_T2_32
NET DDR3_B_ODT[0] LOC = AT16 ; # IO_L18P_T2_32
NET DDR3_B_RESET_B LOC = BB19 ; # IO_L19P_T3_32
NET DDR3_B_TEMP_EVENT_B LOC = AU16 ; # IO_L18N_T2_32
##
## DDR3 SODIMM B addresses:
##
NET DDR3_B_A[15] LOC = AL19 ; # IO_L1P_T0_32
NET DDR3_B_A[14] LOC = AM19 ; # IO_L1N_T0_32
NET DDR3_B_A[13] LOC = AK17 ; # IO_L2P_T0_32
NET DDR3_B_A[12] LOC = AL17 ; # IO_L2N_T0_32
NET DDR3_B_A[11] LOC = AM18 ; # IO_L3P_T0_DQS_32
NET DDR3_B_A[10] LOC = AM17 ; # IO_L3N_T0_DQS_32
NET DDR3_B_A[9] LOC = AK19 ; # IO_L4P_T0_32
NET DDR3_B_A[8] LOC = AK18 ; # IO_L4N_T0_32
NET DDR3_B_A[7] LOC = AM16 ; # IO_L5P_T0_32
NET DDR3_B_A[6] LOC = AN16 ; # IO_L5N_T0_32
NET DDR3_B_A[5] LOC = AJ18 ; # IO_L6P_T0_32
NET DDR3_B_A[4] LOC = AP18 ; # IO_L7P_T1_32
NET DDR3_B_A[3] LOC = AP17 ; # IO_L7N_T1_32
NET DDR3_B_A[2] LOC = AP20 ; # IO_L8P_T1_32
NET DDR3_B_A[1] LOC = AR19 ; # IO_L8N_T1_32
NET DDR3_B_A[0] LOC = AN19 ; # IO_L9P_T1_DQS_32

Other manuals for Xilinx VC709

Related product manuals