EasyManuals Logo
Home>Xilinx>Computer Hardware>7 Series

Xilinx 7 Series User Manual

Xilinx 7 Series
306 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #241 background imageLoading...
Page #241 background image
7 Series FPGAs GTP Transceivers User Guide www.xilinx.com 241
UG482 (v1.9) December 19, 2016
FGG484 Package Placement Diagram
FGG484 Package Placement Diagram
Figure A-4 and shows the placement diagram for the FGG484 package.
X-Ref Target - Figure A-4
Figure A-4: Placement Diagram for the FGG484 Package
D7 MGTPTXP3_216
C7 MGTPTXN3_216
D9 MGTPRXP3_216
C9 MGTPRXN3_216
B6 MGTPTXP2_216
UG482_aA_01_110514
A6 MGTPTXN2_216
B10 MGTPRXP2_216
A10 MGTPRXN2_216
F10 MGTREFCLK1P_216
E10 MGTREFCLK1N_216
F6 MGTREFCLK0P_216
E6 MGTREFCLK0N_216
D5 MGTPTXP1_216
C5 MGTPTXN1_216
D11 MGTPRXP1_216
C11 MGTPRXN1_216
B4 MGTPTXP0_216
A4 MGTPTXN0_216
B8 MGTPRXP0_216
A8 MGTPRXN0_216
XC7A15T:GTPE2_CHANNEL_X0Y3
XC7A35T:GTPE2_CHANNEL_X0Y3
XC7A50T:GTPE2_CHANNEL_X0Y3
XC7A75T:GTPE2_CHANNEL_X0Y7
XC7A100T:GTPE2_CHANNEL_X0Y7
XC7A15T:GTPE2_CHANNEL_X0Y2
XC7A35T:GTPE2_CHANNEL_X0Y2
XC7A50T:GTPE2_CHANNEL_X0Y2
XC7A75T:GTPE2_CHANNEL_X0Y6
XC7A100T:GTPE2_CHANNEL_X0Y6
XC7A15T:GTPE2_COMMON_X0Y0
XC7A35T:GTPE2_COMMON_X0Y0
XC7A50T:GTPE2_COMMON_X0Y0
XC7A75T:GTPE2_COMMON_X0Y1
XC7A100T:GTPE2_COMMON_X0Y1
XC7A15T:GTPE2_CHANNEL_X0Y1
XC7A35T:GTPE2_CHANNEL_X0Y1
XC7A50T:GTPE2_CHANNEL_X0Y1
XC7A75T:GTPE2_CHANNEL_X0Y5
XC7A100T:GTPE2_CHANNEL_X0Y5
XC7A15T:GTPE2_CHANNEL_X0Y0
XC7A35T:GTPE2_CHANNEL_X0Y0
XC7A50T:GTPE2_CHANNEL_X0Y0
XC7A75T:GTPE2_CHANNEL_X0Y4
XC7A100T:GTPE2_CHANNEL_X0Y4
Send Feedback

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Xilinx 7 Series and is the answer not in the manual?

Xilinx 7 Series Specifications

General IconGeneral
BrandXilinx
Model7 Series
CategoryComputer Hardware
LanguageEnglish

Related product manuals