Ext ALC
Front
Panel
Exponential
Modulation Driver
L_20MOD
_OFF
L_20/
H_40DIG
ALCMOD_LIN_DAC
ALCMOD_BIAS_DAC
_
+
H_RF_OFF
H_SM_MODE
-10v
_
+
L Unlvl
Interrupt
+66mV/dB
Det level
SM Input
Open =
Hold
3.2 to 20 GHz
ALC Mod
Loband
ALC Mod
A10 ALC
ALC
FeedFwd
L_ALC_HOLD_LATCHED
ADC
ADC
MUX
_
+
ALC_BW_SEL
L_OPENLOOP
Int Out
+10dB/V
+V
all open = 0
1
2
3
Cx1000
Cx100
Cx10
C
6.8 volts
SOURCE_SETTLED_H
FM_OFF_H
+V
_
+
H_DEEP_AM
L Pulsed RF Off
L ALC Hold
AM Input
ALC Ref -66mV/dBm
Deep
AM
Comp
Log
I/H
Delay
Burst
Comp
H_EXP_AM
L ALC Hold
L_Open Loop
H_LIN_AM
H_BURST
LVL_DAC
Delay
H_BELOW_3.2GHZ
ALCMODGAIN_DAC
Dual Slope Log Amp
HIPWRCAL_DAC
LOG_BRKPT_DAC
DET_OFS_DAC
H_DET_LPF
1 kHz
Hiband
Detector
Loband
Detector
External
Detector
0
1
2
DETECTOR_SEL
L_DETLVLX25
x 25
Timing
Signal
Gen.
27.778kHz
Sweep Level
from
A9
Yig Driver
S
S
S
p-vector_rf-path
Block Diagram for the Vector RF Path, Service Guide E8251-90259
A23 Low Band
Coupler / Detector
0-2 GHz
H_Speedup Enable
V_GHZ_DAC
A9 YIG Driver
Sweep Out
Rear Panel
(0-10v)
FM
Coil
FM_ATTEN_L
FM_ATTEN_H
FM_GAIN_DAC
FM_FREQ_COMP
FM_FREQ_COMP_L
FM_ATTEN
FM_FREQ_COMP_H
800k
230: :1k
: :
:
:4k
+32 V
Main
Coil
LYO Loop
Hold 1
2k
230
Pretune
Speedup
Ramp
Sweep
YIG Pre-tune DAC
Sweep Control
Sweep_DAC
Delay_Coupler DAC
Sweep_DAC
Programmerable
Counter
Programmerable
Counter
YIG
J1
> 3.2-10 GHz
> + 11 dBm
Retrace (Rear Pnl)
Z-axis / Blanking (Rear Pnl)
Stop Sweep (Rear Pnl)
Sweep Level (to A10)
(cw)
sweep=
0V
3.2-10V
J4
from A5
J9
from A6
J3
from A6
Ramp Swp
10MHz
Ref
100Hz
to / from
A6
(cw)
A12 Option 1E6
Pulse Mod
from
A5 Sampler
A13 I/Q Mux
0-3.2 GHz
> 20 dB
1 GHz
Ref
MOD_
OFFSET_DAC
MODLIN_DAC
MOD_DRIVER_
BIAS/GAIN_DAC
Pulse
from
A7 Reference
250 MHz to 3.2 GHz
HET_SELECT_L
850 to
1150
MHz
6 dB
3 dB
< 250 MHZ
A8 Output
Gain
Adj
250 MHz
to 4 GHz
Bypass Mode Prelevel Detector
ALC
Mod
GAIN_ADJUST_DAC
ALC_MOD_DRIVER_
BIAS/GAIN_DAC
OUTPUT_LP_FILTER_SELECT
ALC_MOD_OFFSET_DAC
H_BYPASS
PRE_
LEVEL_
REF_DAC
PRE_
LEVEL_
Driver
ALC
Pre-Level Driver
L_EN_LIN/LOG
L_RF_OFF_MOD
BB_FILTERED
MOD_L_BW
H_BYPASS
BB_THRU
L_MODE
L_HOLD_ALC
1200 MHz
400 MHz
Sweep Start / Stop
Reference Input
10 MHz TCXO
Atten &
Offset
FM
Data I/O
Reclocked
VCO/N
7
YTO_FM
H_FM_INV
H_SD_FM
L_SD_OFF
L_FM_OFF
MOD_CONTROL
1 MHz PM
0.1 MHz PM
Z
o
SD
Mod
Control
5
Frac-N
Prescaler
Control
A6 Frac-N (Fine Tune)
Source Settled
Indicators
7
FM_OUT_
BAND_
DAC
9
ATTEN_
CONTROL
5
Control
2
3
16
16
FM
FM
SOURCE_SETTLED_H
from
A11 Pulse / Analog
Modulation Generator
J1
from
A7 Reference
FM_OFF_H
FM_IN_BAND_DAC
FM_IN_BAND_OFFSET_DAC
Lowband
Frac-N
Divide
Sweep_YIG Driver
3.2-10GHz
from
A29 Doubler
L_WIDELBW
L_POS_PHASE_INCR
STRB
L_RST
Prescaler
500-1000 MHz
VCO
FM
Loop Filter
&
Lead-Lag
Phase
Detector
5 MHz In
VCO
Tune
Reference
Divider /2
10 dB
Multi
Moduler
Diveder
RF
Power
Detector
from A8 Pre-Level Driver
to
Analog
Bus
8.5 GHz
FM Input
Sweep Start / Stop (to / from A9)
to A8
Audio 1
Audio 2
External 1
External 2
F_GEN1
F_GEN2
MOD_MUX
LF_OUT_DAC
A Bus
A Bus
FM
AM
AM
FM Output
50 ohm
F_Gen 1
External 1
External 2
F_Gen 2
A Bus
S
CNTOUT
NSCLK_ON_H
NSCLK Out
of Lock L
"Elsie" NS
OCA
ODBUS
OCC
NS_CLK
NS_Reset
NS_Address
NS_Data
ABUS
NSCLK
TUNE
100 MHZ IPG
Clock
10 MHz
IPGCLK_ON_H
IPGCLK Out
of Lock L
IPG_CLK
ABUS
IPGCLK
TUNE
33.554 MHz
NS Clock
10 MHz
10 MHz
Digital
-
-
A Bus
12
12
Data
Clock
Latch
Data
Clock
DAC
S
-
-
DAC
12
Data
Clock
Latch
Data
Clock
12
FGEN2_OFFSET_
DAC
FGEN1_OFFSET_
DAC
A11 Pulse / Analog Modulation Generator
Ext 1
Front
Panel
Ext 2
Front
Panel
EXT2_50_
OHMS_H
X2
EXT1_PEAK_V
REF_DAC
A bus
Ext2_High_H
Ext2_low_H
Peak
Detect
-10Vref
EXT2_AC_H
Rin = 600 or 50 W
EXT1_50_
OHMS_H
X2
EXT1_AC_H
A bus
Ext1_High_H
Ext1_low_H
Peak
Detect
-10Vref
EXT1_PEAK_V
REF_DAC
Rin = 600 or 50 W
AM1_MUX
AM2_DAC
+
+
-
AM_OFFSET
_DAC
AM1_DAC
AM2_MUX
LFO
Front Panel
FM_OFFSET2
_DAC
FM_OFFSET1
_DAC
FM2_SCALE_DAC
-
+
-
+
S
A Bus
FM2_MUX
FM1_MUX
Gate / Pulse /
Trigger Input,
Front Panel
L Pulsed
RF Off
A Bus
VIDEO_OUT_EN_L
SYNC_OUT_EN_L
Sync Out
A Bus
Ext 14
I / Q
A Bus
A Bus
Video Out
50 W
PG_PULSE_REP_INTERVAL
PG_PULSE_REP_INTERVAL
PG_TRIGGER_INVERT
PG_MODE
PG_VIDEO_BEGIN
PG_VIDEO_END
PG_SYNC_BEGIN
PG_SYNC_END
A Bus
FED_VREF_DAC
RED_PULSE_SEL
RED_VREF_DAC
PULSE_ED_SEL
FED_PULSE_SEL
_
+
V ref
PULSE IN SEL
50 W
PULSE_OUT_SEL
Internal Pulse
Generator
to
A6 Frac-N
Ext I Mod
Ext Q Mod
Offset Sense I
Offset Sense Q
Cal Source
I/Q
Cal_I_DAC
Cal_Q_DAC
RMS
Converters
EXT_OUT_SEL
EXT_OUT_I_GAIN
EXT_OUT_Q_GAIN
Cal_On
7600-SEL
S
S
S
EXT _IN_
OFFSET_DAC
Path 1
10 MHz Ref
Ext Ref
from
Rear Pnl
from
Reference
Baseband
Gererator
A14 Baseband Gererator
(Opt 002)
PATH1_I_ADJ_DAC
PATH1_Q_ADJ_DAC
SUM_SW4
S
S
SUM_SW1
SUM_SW3
SUM_SW2
to Q
I and Q
I and Q
I and Q
I and Q
I and Q
I and Q
from Q
S
S
I and Q
a
b
a x b
1/64
S
Path 2
PATH2_I_ADJ_DAC
PATH2_Q_ADJ_DAC
a
b
a x b
1/64
S
A Bus
A Bus
a
b
a x b
1/64
EXT_OUT_I_FINE_ADJ_DAC
EXT_OUT_Q_FINE_ADJ_DAC
EXT_OUT_I_BAR_OFFSET_DAC
EXT_OUT_Q_BAR_OFFSET_DAC
EXT_OUT_I_OFFSET_DAC
EXT_OUT_Q_OFFSET_DAC
EXT_OUT_I_BAR_OFFSET_DAC
EXT_OUT_Q_BAR_OFFSET_DAC
IQ_ATT_SEL
IQ_POL_SEL
A Bus
A Bus
FINE_OFFSET_I_DAC
FINE_OFFSET_Q_DAC
COARSE_OFFSET_I_DAC
COARSE_OFFSET_Q_DAC
Offset Cancel
& Adjust
<3.2 G Mod
3 to 20 G Mod
< 3.2 GHz Mod
Offset
Not Used
to A13 I/Q Mux Offset
to A13 I/Q Mux
<3.2 GHz Mod
A28 YIG
A26 Micro Interface Deck
X2
Doubler
3-10
10-20
5-10
3-20
Limiter
3-10
3-10
3-10
A29 20 GHz Doubler
750 MHz
16-20
13-16
10-13
to
A5 Sampler
3.2 - 10 GHz
> -7 dBm
3.2 - 10 GHz
> -7 dBm
>3.2 - 20 GHz
>3.2 -
20 GHz
ATTEN
5
A24 Coupler
A25 Detector
2-20 GHz
Optional
Attenuator
5/10/40/20/40
RF
Out
AT1
Attenuator
DBL20_AMP_ON_H
DBL20_PATH
6
J4
J3
J2
J5
J3
A30 Modulator Filter
MODF_PLS_
ENB_L
6
5-8
13-20
8-13
3-5
10-20
3.2
J4
J2
Analog Bypass
Pre-Level
Driver
A35 3-20 GHz I/Q Modulator
Gain Adj
3-20
ALC
Pulse
MODF_AMP_ON_H
MODF_PATH
250 kHz - 3.2 GHz
J1
J1
J1
1
10
2
3
4
5
6
9
7