EasyManuals Logo

IBM PPC750FX User Manual

IBM PPC750FX
116 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #17 background imageLoading...
Page #17 background image
Evaluation Board Manual
Preliminary PPC750FX Evaluation Board
750FXebm_ch1.fm
June 10, 2003
Overview
Page 17 of 115
Reliability and Serviceability
- Parity checking on 60x busses.
- ECC checking on L2 cache.
- Parity on the L1 arrays.
- Parity on the L1 and L2 tags.
Testability
- Level-sensitive scan design (LSSD).
- Powerful diagnostic and test interface through Common On-Chip Processor (COP) and IEEE 1149.1
(JTAG) interface.
1.2 Board Features
The features of the PPC750FX evaluation board are summarized briefly below. More detail may be found in
Section 2 Board Design on page 19.
PCI adapter form factor
Two IBM PowerPC 750FX processors
•Marvell
MV64360 System Controller
256MB DDR SDRAM with ECC
1MB 8-bit wide socketed Flash (2 - 512KB devices)
1MB 8-bit wide SRAM
32MB 32-bit wide Flash
32KB Ferroelectric Nonvolatile RAM (FRAM)
Two 100BASE-TX Ethernet ports
Two 16550 compatible serial ports
Two 64kb IIC Serial EEPROMs
Single RISCWatch header for both processors
Powered either externally or from PCI slot
External system clock input
External input for programming the on-board CPLD (FPGA)

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the IBM PPC750FX and is the answer not in the manual?

IBM PPC750FX Specifications

General IconGeneral
BrandIBM
ModelPPC750FX
CategoryMotherboard
LanguageEnglish

Related product manuals