EasyManua.ls Logo

Xilinx Virtex UltraScale+ FPGAs

Xilinx Virtex UltraScale+ FPGAs
145 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
Table 74: GTM Transceiver PCB Design Checklist (cont'd)
Pins Recommendations
MGTAVCC[N]
1
For UltraScale+ FPGAs, the nominal voltage is 0.9 VDC.
See the UltraScale+ device data sheets (see http://www.xilinx.com/documentation) for power
supply voltage tolerances.
The power supply regulator for this voltage should not be shared with non-transceiver loads.
Many packages have multiple groups of power supply connections in the package for
MGTAVCC. Information on pin locations for each package can be found in the UltraScale and
UltraScale+ FPGAs Packaging and Pinouts Product Specification (UG575).
The following filter capacitor is recommended:
1 of 4.7 μF ± 10% per power supply group (see Figure 48: UltraScale+ Device Transceiver
Power Supply Groups and RCAL Master)
For optimal performance, power supply noise must be less than 10 mVpp.
If all of the Duals in a power supply group are not used, the associated power pins can be left
unconnected or tied to GND.
For power consumption, refer to the Xilinx Power Estimator (XPE) at www.xilinx.com/power.
MGTMAVTT[N]
1
For UltraScale+ FPGAs, the nominal voltage is 1.2 VDC.
See the UltraScale+ device data sheets (see http://www.xilinx.com/documentation) for power
supply voltage tolerances.
The power supply regulator for this voltage should not be shared with non-transceiver loads.
Many packages have multiple groups of power supply connections in the package for
MGTAVTT. Information on pin locations for each package can be found in the UltraScale and
UltraScale+ FPGAs Packaging and Pinouts Product Specification (UG575).
The following filter capacitor is recommended:
1 of 4.7 μF ± 10% per power supply group (see Figure 48: UltraScale+ Device Transceiver
Power Supply Groups and RCAL Master)
For optimal performance, power supply noise must be less than 10 mVpp.
If all of the Duals in a power supply group are not used, the associated power pins can be left
unconnected or tied to GND.
For power consumption, refer to the Xilinx Power Estimator (XPE) at www.xilinx.com/power.
Chapter 5: Board Design Guidelines
UG581 (v1.0) January 4, 2019 www.xilinx.com
Virtex UltraScale+ GTM Transceivers 131
Send Feedback

Related product manuals