11-18 Status Structure Model 6220/6221 Reference Manual
Return to Section 11 topics
Event registers
As Figure 11-1 shows, each status register set has an event register. When an
event occurs, the appropriate event register bit sets to 1. The bit remains latched
to 1 until the register is reset. Reading an event register clears the bits of that reg-
ister. *CLS resets all four event registers.
The commands to read the event registers are listed in Table 11-5. For details on
reading registers, see “Reading registers,” on page 11-6.
Event enable registers
As Figure 11-1 shows, each status register set has an enable register. Each event
register bit is logically AND’ed (&) to a corresponding enable bit of an enable reg-
ister. Therefore, when an event bit is set and the corresponding enable bit is set
(as programmed by the user), the output (summary) of the register will set to 1,
which in turn sets the summary bit of the status byte register.
The commands to program and read the event enable registers are listed in
Table 11-6. For details on programming and reading registers, see “Programming
enable registers,” on page 11-5 and “Reading registers,” on page 11-6.
Table 11-5
Common and SCPI commands — event registers
Command Description
*ESR?
STATus
:OPERation:[:EVENt]?
:MEASurement:[:EVENt]?
:QUEStionable:[:EVENt]?
Read standard event status register.
STATus subsystem:
Read operation event register.
Read measurement event register.
Read questionable event register.
Note: Power-up and *CLS resets all bits of all event registers to 0. STATus:PRESet has no
effect.
NOTE The bits of any enable register can be reset to 0 by
sending the 0 parameter value with the appropriate
enable command (i.e., STATus:OPERation:ENABle
0).
Test Equipment Depot - 800.517.8431 - 99 Washington Street Melrose, MA 02176 - TestEquipmentDepot.com