EasyManuals Logo
Home>Rigol>Test Equipment>DS2000E Series

Rigol DS2000E Series User Manual

Rigol DS2000E Series
283 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #170 background imageLoading...
Page #170 background image
RIGOL Chapter 7 Protocol Decoding
7-2 DS2000E User’s Guide
Parallel Decoding
Parallel bus consists of clock line and data line. As shown in the figure below, CLK is
the clock line, while Bit0 and Bit1 are the 0 bit and 1st bit on the data line respectively.
The oscilloscope will sample the channel data on the rising edge, falling edge or the
rising/falling edge of the clock and judge each data point (logic "1" or logic "0")
according to the preset threshold level.
Figure 7-1 Parallel Decoding
Press Decode1 Decode to select "Parallel" and open the parallel decoding
function menu.
1. Clock Line Setting (CLK)
Press CLKChannel to select either of the channel (CH1 or CH2) as the clock
channel. If "None" is selected, no clock channel is set.
Press Slope to set the oscilloscope to sample the channel data on the rising
edge (
), falling edge ( ) or rising/falling edges ( ). If no clock
channel is selected, the instrument will sample when the channel data jumps
during the decoding.
2. Data Line Setting
Set the bus bits
Press Bus Bits to set the data width of the parallel bus namely the number
of bits per frame. The default is 1 and the maximum is 2 bits (Bit0 and Bit1).
Specify data channel for each bit.
First, press CurrentBit to select the bit that needs to specify channel. The
default is 0 and the range available is from 0 to (the bus bits-1).

Table of Contents

Other manuals for Rigol DS2000E Series

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Rigol DS2000E Series and is the answer not in the manual?

Rigol DS2000E Series Specifications

General IconGeneral
BrandRigol
ModelDS2000E Series
CategoryTest Equipment
LanguageEnglish

Related product manuals