DocID018909 Rev 11 1719/1731
RM0090 Revision history
1726
14-Oct-2014 8
Memory and bus architecture:
Updated Table 3: Memory mapping vs. Boot mode/physical remap
in STM32F405xx/07xx and STM32F415xx/17xx and Table 4:
Memory mapping vs. Boot mode/physical remap in STM32F42xxx
and STM32F43xxx.
RCC (STM32F40/41xx) and RCC (STM32F42/43xx):
Removed all references to Flash programming manual. Changed
RCC_AHB1LPENR, RCC_APB1LPENR, RCC_APB2LPENR,
RCC_PLLI2SCFGR and RCC_APB2LPENR reset values.
Updated access type to “r” for bits 24 to 31 in RCC_CSR.
GPIOs:
Updated Figure 27: Selecting an alternate function on STM32F42xxx
and STM32F43xxx.
IWDG
Update note in Table 106: Min/max IWDG timeout period at 32 kHz
(LSI).
CRYPTO and HASH
Removed STM32F405/407xx and STM32F42xx from the whole
sections.
Removed STM32F405/407xx and STM32F42xx from the whole
section.
TIM10/11/13/14
Added TIMx_DIER description in Section 19.5: TIM10/11/13/14
registers.
ETHERNET:
Updated Table 186: Clock range.
USB OTG FS:
Removed TRDT formula in Section 34.17.7: Worst case response
time and added Table 200: TRDT values.
USB OTG HS:
Removed TRDT formula in Section 35.13.8: Worst case response
time and added Table 208: TRDT values.
FSMC:
Updated EXTMOD definition in Section : SRAM/NOR-Flash chip-
select control registers 1..4 (FSMC_BCR1..4).
Updated ADDSET definition in Section : SRAM/NOR-Flash chip-
select timing registers 1..4 (FSMC_BTR1..4) and Section :
SRAM/NOR-Flash write timing registers 1..4 (FSMC_BWTR1..4).
Table 310. Document revision history (continued)
Date Version Changes