EasyManuals Logo

Texas Instruments TMS570LS0714 User Manual

Texas Instruments TMS570LS0714
162 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #54 background imageLoading...
Page #54 background image
54
TMS570LS0714
SPNS226E JUNE 2013REVISED NOVEMBER 2016
www.ti.com
Submit Documentation Feedback
Product Folder Links: TMS570LS0714
System Information and Electrical Specifications Copyright © 2013–2016, Texas Instruments Incorporated
6.6.1.4 External Clock Inputs
The device supports up to two external clock inputs. This clock input must be a square-wave input.
Table 6-12 specifies the electrical and timing requirements for these clock inputs. The external clock
sources are not checked for validity. They are assumed valid when enabled.
Table 6-12. External Clock Timing and Electrical Specifications
PARAMETER MIN MAX UNIT
f
EXTCLKx
External clock input frequency 80 MHz
t
w(EXTCLKIN)H
EXTCLK high-pulse duration 6 ns
t
w(EXTCLKIN)L
EXTCLK low-pulse duration 6 ns
v
iL(EXTCLKIN)
Low-level input voltage –0.3 0.8 V
v
iH(EXTCLKIN)
High-level input voltage 2 VCCIO + 0.3 V
6.6.2 Clock Domains
6.6.2.1 Clock Domain Descriptions
Table 6-13 lists the device clock domains and their default clock sources. The table also shows the
system module control register that is used to select an available clock source for each clock domain.
Table 6-13. Clock Domain Descriptions
CLOCK
DOMAIN
DEFAULT
SOURCE
SOURCE
SELECTION
REGISTER
SPECIAL CONSIDERATIONS
HCLK OSCIN GHVSRC
Is disabled through the CDDISx registers bit 1
Used for all system modules including DMA,
ESM
GCLK OSCIN GHVSRC
Always the same frequency as HCLK
In phase with HCLK
Is disabled separately from HCLK through the
CDDISx registers bit 0
Can be divided by 1 up to 8 when running CPU
self-test (LBIST) using the CLKDIV field of the
STCCLKDIV register at address 0xFFFFE108
GCLK2 OSCIN GHVSRC
Always the same frequency as GCLK
2 cycles delayed from GCLK
Is disabled along with GCLK
Gets divided by the same divider setting as
that for GCLK when running CPU self-test
(LBIST)
VCLK OSCIN GHVSRC
Divided down from HCLK
Can be HCLK/1, HCLK/2, ... or HCLK/16
Is disabled separately from HCLK through the
CDDISx registers bit 2
VCLK2 OSCIN GHVSRC
Divided down from HCLK
Can be HCLK/1, HCLK/2, ... or HCLK/16
Frequency must be an integer multiple of
VCLK frequency
Is disabled separately from HCLK through the
CDDISx registers bit 3
VCLK4 OSCIN GHVSRC
Divided down from HCLK
Can be HCLK/1, HCLK/2, ... or HCLK/16
Is disabled separately from HCLK through the
CDDISx registers bit 9

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Texas Instruments TMS570LS0714 and is the answer not in the manual?

Texas Instruments TMS570LS0714 Specifications

General IconGeneral
BrandTexas Instruments
ModelTMS570LS0714
CategoryMicrocontrollers
LanguageEnglish

Related product manuals