Manual 26166V1 MicroNet Simplex & MicroNet Plus
Woodward 108
9.27.5—Troubleshooting
Speed ranges are selected from the GAP and the signal is pre-scaled accordingly. The pre-scaled signal
then goes to a counter where the period of the signal is measured. The Digital Signal Processor samples
the counter's values every 100 microseconds and performs a divide to generate a digital speed signal.
Every 100 microseconds a digital-filter algorithm is executed to average the speed values in order to
improve speed-sensor resolution at input frequencies greater than 200 Hz. This digital filter also provides
a derivative output.
Once every rate time (5-200 ms typically), the latest speed and derivative information is moved to the
Dual-Port RAM for access by the CPU module.
Figure 9-4. Digital Speed Sensor Module Block Diagram
During initialization, which occurs after every reset, the CPU turns the FAULT LEDs on. The CPU then
tests each I/O module using diagnostic routines built into software. If the diagnostic test is not passed, the
LED remains on. If the test and initialization are successful, the LED goes off and green RUN LED is
turned on.
Table 9-2. LED Indications of Failure
Number of LED Flashes Failure
1 Watchdog/MFT Lost Failure
2 No Application
3 Flash Memory Failure
4 Exception Failure
5 FPGA Failure
6 Non-Volatile Memory Error
7 Kernel Watchdog Error
8 MFT Timing Failure
9 Software Slip
10 RAM Memory Failure
11 Software Failure
12 Power Supply Failure
13 Configuration or Parameter Error
19 Speed Error
Detailed fault description for active flash code can be obtained in AppManager.