MC96F6432
June 22, 2018 Ver. 2.9 225
USI0SCLR (USI0 SCL Low Period Register: For I2C mode) : E6H
Initial value : 3FH
This register defines the high period of SCL0 when it operates in
I2C master mode.
The base clock is SCLK, the system clock, and the period is
calculated by the formula: t
SCLK
X (4 X USI0SCLR +2) where
t
SCLK
is the period of SCLK.
USI0SAR (USI0 Slave Address Register: For I2C mode) : DDH
Initial value : 00H
These bits configure the slave address of I2C when it operates in
I2C slave mode.
This bit decides whether I2C allows general call address or not in
I2C slave mode.
Ignore general call address
Allow general call address