EasyManuals Logo

Abov MC96F6432 Series User Manual

Abov MC96F6432 Series
327 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #225 background imageLoading...
Page #225 background image
MC96F6432
June 22, 2018 Ver. 2.9 225
USI0SCLR (USI0 SCL Low Period Register: For I2C mode) : E6H
7
6
5
4
3
2
1
0
USI0SCLR7
USI0SCLR6
USI0SCLR5
USI0SCLR 4
USI0SCLR 3
USI0SCLR 2
USI0SCLR 1
USI0SCLR 0
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : 3FH
USI0SCLR[7:0]
This register defines the high period of SCL0 when it operates in
I2C master mode.
The base clock is SCLK, the system clock, and the period is
calculated by the formula: t
SCLK
X (4 X USI0SCLR +2) where
t
SCLK
is the period of SCLK.
USI0SAR (USI0 Slave Address Register: For I2C mode) : DDH
7
6
5
4
3
2
1
0
USI0SLA6
USI0SLA5
USI0SLA4
USI0SLA3
USI0SLA2
USI0SLA1
USI0SLA0
USI0GCE
R/W
R/W
R/W
R/W
R/W
R/W
R/W
R/W
Initial value : 00H
USI0SLA[6:0]
These bits configure the slave address of I2C when it operates in
I2C slave mode.
USI0GCE
This bit decides whether I2C allows general call address or not in
I2C slave mode.
0
Ignore general call address
1
Allow general call address

Table of Contents

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Abov MC96F6432 Series and is the answer not in the manual?

Abov MC96F6432 Series Specifications

General IconGeneral
BrandAbov
ModelMC96F6432 Series
CategoryMicrocontrollers
LanguageEnglish

Related product manuals