DocID13902 Rev 15 494/1128
RM0008 Window watchdog (WWDG)
497
20.5 Debug mode
When the microcontroller enters debug mode (Cortex
®
-M3 core halted), the WWDG counter
either continues to work normally or stops, depending on DBG_WWDG_STOP
configuration bit in DBG module. For more details, refer to Section 31.16.2: Debug support
for timers, watchdog, bxCAN and I2C.
Table 98. Min-max timeout value @36 MHz (f
PCLK1
)
Prescaler WDGTB Min timeout value Max timeout value
1 0 113 µs 7.28 ms
2 1 227 µs 14.56 ms
4 2 455 µs 29.12 ms
8 3 910 µs 58.25 ms