RL78/G13 CHAPTER 3 CPU ARCHITECTURE
R01UH0146EJ0100 Rev.1.00 125
Sep 22, 2011
Figure 3-16. Correspondence Between Data Memory and Addressing
(R5F100xF, R5F101xF (x = A to C, E to G, J, L, M, P))
Special function register (SFR)
256 bytes
General-purpose register
32 bytes
Code flash memory
96 KB
Special function register (2nd SFR)
2 KB
Mirror
43.75 KB
Reserved
Reserved
Direct addressing
Register indirect addressing
Based addressing
Based indexed addressing
Short direct
addressing
SFR addressing
Register addressing
00000H
17FFFH
18000H
EFFFFH
F0000H
F07FFH
F0800H
F0FFFH
F1000H
FDEFFH
FDF00H
FFE1FH
FFE20H
FFEDFH
FFEE0H
FFEFFH
FFF00H
FFF1FH
FFF20H
FFFFFH
RAM
8 KB
Data flash memory
Note
8 KB
F2FFFH
F3000H
Note R5F100xF only.
Caution When executing instructions from the RAM area while RAM parity error resets are enabled (RPERDIS
= 1), be sure to initialize the used RAM area + 10 bytes.