EasyManua.ls Logo

ST ST32M103 Series - Figure 78. Counter Timing Diagram, Internal Clock Divided by N; Figure 79. Counter Timing Diagram, Update Event When ARPE=0 (Timx_Arr Not Preloaded)

ST ST32M103 Series
519 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
General purpose timer (TIMx) UM0306
226/519
Figure 78. Counter timing diagram, internal clock divided by N
Figure 79. Counter timing diagram, Update event when ARPE=0 (TIMx_ARR not
preloaded)
TIMER CLOCK = CK_CNT
COUNTER REGISTER
00
1F
20
UPDATE INTERRUPT FLAG (UIF)
COUNTER OVERFLOW
UPDATE EVENT (UEV)
CK_INT
00
CNT_EN
TIMER CLOCK = CK_CNT
COUNTER REGISTER
UPDATE INTERRUPT FLAG (UIF)
COUNTER OVERFLOW
UPDATE EVENT (UEV)
01 02 03 04 05 06 0732 33 34 35 3631
AUTO-RELOAD REGISTER
FF 36
Write a new value in TIMx_ARR
CK_INT
www.BDTIC.com/ST

Table of Contents

Related product manuals