EasyManua.ls Logo

ST ST32M103 Series - Page 371

ST ST32M103 Series
519 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
UM0306 Serial peripheral interface (SPI)
371/519
Bit1
CPOL: Clock Polarity
0: SCK to 0 when idle
1: SCK to 1 when idle
Note: This bit should not be changed when the communication is ongoing.
Bit 0
CPHA: Clock Phase
0: The first clock transition is the first data capture edge
1: The second clock transition is the first data capture edge
Note: This bit should not be changed when the communication is ongoing.
www.BDTIC.com/ST

Table of Contents

Related product manuals