EasyManuals Logo

Intel Agilex User Manual

Intel Agilex
196 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Page #61 background imageLoading...
Page #61 background image
Figure 21. FPGA Configuration with Flash Memory Data
Host
Flash
Memory
Intel FPGA
Flash
Interface
PFL II
Avalon-ST
You can use the PFL II IP core to either program the flash memory devices, configure your FPGA, or both. To perform both
functions, create separate PFL II functions if any of the following conditions apply to your design:
You modify the flash data infrequently.
You have JTAG or In-System Programming (ISP) access to the configuration host.
You want to program the flash memory device with non-Intel FPGA data, for example initialization storage for an ASSP.
You can use the PFL II IP core to program the flash memory device for the following purposes:
To write the initialization data
To store your design source code to implement the read and initialization control with the host logic
3.1.10.1.3. Mapping PFL II IP Core and Flash Address
The address connections between the PFL II IP core and the flash memory device vary depending on the flash memory device
vendor and data bus width.
3. Intel Agilex Configuration Schemes
UG-20205 | 2019.10.09
Send Feedback
Intel
®
Agilex
Configuration User Guide
61

Table of Contents

Other manuals for Intel Agilex

Questions and Answers:

Question and Answer IconNeed help?

Do you have a question about the Intel Agilex and is the answer not in the manual?

Intel Agilex Specifications

General IconGeneral
BrandIntel
ModelAgilex
CategoryMicrocontrollers
LanguageEnglish

Related product manuals