EasyManua.ls Logo

Abov MC97F6108A - MC97 F6108 A Block Diagram

Default Icon
256 pages
To Next Page IconTo Next Page
To Next Page IconTo Next Page
To Previous Page IconTo Previous Page
To Previous Page IconTo Previous Page
Loading...
1. Description MC97F6108A User’s manual
14
1.2 MC97F6108A block diagram
In this section, MC97F6108A device with peripherals are described in a block diagram.
IRAM
256 B
Flash
8 KB
On-chip debug
In-system programming
Power control
Power on reset,
Low voltage reset,
Brown out detector
Clock generator
16MHz, Internal RC OSC
8kHz, Internal WDT OSC
Voltage Down convertor
CORE
M8051
General purpose I/O
18 ports normal I/O
(with analog input)
Watchdog timer
1 channel, 8-bit
8kHz, internal WDT OSC
Basic interval timer
1 channel, 8-bit
Timer / Counter / PWM
4 channels, 16-bit
UART
1 channel, 8-bit
I2C
1 channel, 8-bit
Buzzer
1 channel, 8-bit
PPG
1 channel, 16-bit
Comparator
5 channels
OP-AMP
2 stage
ADC
8 input channels, 12-bit
XRAM
256 B
Figure 1. MC97F6108A Block Diagram

Table of Contents

Related product manuals