TOTAL- ACEXTREME®   SIGNALS 
 
 
Data Device Corporation    DS-BU-67301B-G 
www.ddc-web.com
    1/14 
Table 18.  PCI Signals 
Signal Name  BALL  Pullup/ 
Pulldown 
Description 
PCI_AD(04) (I/O)  K3  None 
PCI_AD(03) (I/O)  M5  None 
PCI_AD(02) (I/O)  L4  None 
PCI_AD(01) (I/O)  K4  None 
PCI_AD(00) (I/O) LSB  L5  None 
GNT# (I)  A6  None  Grant indicates to the agent that access to the bus has been granted. This is 
a point-to-point signal. Every master has its own GNT# which must be 
ignored while RST# is asserted.  
REQ# (O)  B7  None  Request indicates to the arbiter that the Total-AceXtreme  desires use of the 
bus. This is a point-to-point signal. Every master has its own REQ# output 
which must be tri-stated while RST# is asserted.  
PERR# (I/O)  G2  None  Parity Error. This pin is used for reporting parity errors during the data portion 
of the bus transaction for all cycles except a Special Cycle. It is sourced by 
the agent receiving data and driven active two clocks following the detection 
of an error. This signal is driven inactive (high) two clocks prior to returning to 
the tri-state condition.  
IDSEL (I)  D2  None  Initialization Device Select. This pin is used as a chip select during 
configuration read or write operations.  
DEVSEL# (I/O)  J1  None  Device Select. This signal is sourced by an active target upon decoding that 
its address and bus commands are valid. For bus masters, it indicates 
whether any device has decoded the current bus cycle.  
STOP# (I/O)  H2  None  Stop. The Stop signal is sourced by the selected target and conveys a 
request to the bus master to stop the current transaction.  
IRDY# (I/O)  C3  None  Initiator Ready. This signal is sourced by the bus master and indicates that 
the bus master is able to complete the current data phase of a bus 
transaction. For write operations, it indicates that valid data is on the 
PCI_AD[31:0] pins. Wait states occur until both TRDY# and IRDY# are 
asserted together.  
TRDY# (I/O)  J3  None  Target Ready. This signal is sourced by the selected target and indicates that 
the target is able to complete the current data phase of a bus transaction. For 
read operations, it indicates that the target is providing valid data on the 
PCI_AD[31:0] pins. Wait states occur until both TRDY# and IRDY# are 
asserted together.  
FRAME# (I/O)  H3  None  Frame. This signal is driven by the current bus master and identifies both the 
beginning and duration of a bus operation. When FRAME# is first asserted, it 
indicates that a bus transaction is beginning and that valid addresses and a 
corresponding bus command are present on the PCI_AD[31:0] and 
C/BE[3:0]# lines, qualified by HOST_CLOCK. When FRAME# is de-asserted 
the transaction is in the final data phase or has been completed.  
PAR (I/O)  L2  None  Parity. This signal is even parity across the entire PCI_AD[31:0] field along 
with the C/BE[3:0]# field. The parity is stable in the clock following the 
address phase and is sourced by the Bus Master. During the data phase for 
write operations, the Bus Master sources this signal on the clock following 
IRDY# active. During the data phase for read operations, this signal is 
sourced by the Target and is valid on the clock following TRDY# active. The 
PAR signal therefore has the same timing as PCI_AD[31:0], delayed by one 
clock.