TOTAL- ACEXTREME®   SIGNALS 
 
 
Data Device Corporation    DS-BU-67301B-G 
www.ddc-web.com
    1/14 
 
Table 20.  RT Address Signals 
Signal Name   BALL  Pullup/ 
Pulldown 
Description 
RTAD4 (MSB) (I)   H14  50k Pullup  RT Address input.  
If the RT ADDRESS SOURCE, of the RT_GCFG (RT Global Configuration) 
Register, is programmed to logic "0", then the Total-AceXtreme RT address is 
provided by means of these 5 input signals.  
 
In addition, if RT ADDRESS SOURCE is logic "0", the source of RT address 
parity is RTADP.   
RTAD3 (I)   G12  50k Pullup 
RTAD2 (I)   G10  50k Pullup 
RTAD1 (I)   G13  50k Pullup 
RTAD0 (LSB) (I)   G14  50k Pullup 
RTADP (I)   H13  50k Pullup  Remote Terminal Address Parity.  
This input signal must provide an odd parity sum with RTAD4-RTAD0 in order 
for the RT to respond to non-broadcast commands. That is, there must be an 
odd number of logic "1"s from among RTAD4-RTAD0 and RTADP.  
RT_AD_LAT (I)   G11  50k Pullup  RT Address Latch. 
Input signal used to control the Total-AceXtreme’s internal RT address latch.  
If RT_AD_LAT is logic "0," then the Total-AceXtreme internal RT Address will 
continuously track inputs RTAD4-RTAD0 and RTADP.   
 
When a logic "1" level is applied to the RT_AD_LAT input, the Total-
AceXtreme internal RT address may be optionally latched under software 
control.  
 
If RT_AD_LAT transitions from logic ‘0’ to logic “1” while nMSTCLR is high, the 
Total-AceXtreme RT address will be latched from inputs RTAD4-RTAD0 and 
RTADP on this rising edge. 
For single RT mode, to enable the Total-AceXtreme’s RT address to be 
software programmable, RT_AD_LAT must be connected to logic ‘1’. 
   
Table 21.  Miscellaneous Signals 
Signal Name   BALL  Pullup/ 
Pulldown 
Description 
TAG_CLK (I)  M13  50k Pullup  Time Tag Clock. 
 
External clock that may be used to increment the Time Tag Register. This 
option is selected when input ball TAG_ENABLE is logic ‘1’. 
TAG_LOAD (I)  M12  50k Pullup  External Time Tag Load Pulse.  
Loads 48-bit, Time Tag Counter with value from an internal register  
TAG_ENABLE (I)  N13  50k Pullup  Time Tag Enable.  
 
If this input is set to logic ‘1’, the 48-bit, internal Time Tag counter will be 
enabled. A logic ‘0’ input disables the internal Time Tag counter.