HOST INTERFACE 
 
 
Data Device Corporation    DS-BU-67301B-G 
www.ddc-web.com
    1/14 
 
Figure 23.  Synchronous, Non-Multiplexed Address - 32-bit Single-Word Memory Read 
Timing 
Figure 23 Notes:  
1.  When nSELECT is asserted (low), the Total-AceXtreme® is selected for this 
data transfer.  nSELECT must be asserted through the full transfer cycle, and 
de-asserted high at the end of the transfer. 
2.  The CPU_WORD_EN[1:0] inputs are used to specify which 16-bit data 
memory words are valid for this transfer. If either or both these bits is ‘0’, then 
the corresponding 16-bit word(s) will return a value of ‘0000’. These inputs 
should be tied high if unused. 
3.  Unless the Total-AceXtreme command FIFO is full, CPU_nSTOP will not be 
asserted for memory accesses, and will remain high. 
nDATA_RDY
CPU_DATA
CPU_WORD_EN[1:0]
RD_nWR
MEM_nREG
CPU_ADDR
nDATA_STRB
nSELECT
HOST_CLK
CPU_nSTOP
tSH
tCLK
tRDD tRDD
tSS
tCS tCH
tOHZ
tOH
tDD
Address
Data
tAS
tAS
tAS
tAS
tAH
tAH
tAH
tAH
tWait
tSHC
CPU_nLAST